minnowmax.dts 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /dts-v1/;
  7. #include <dt-bindings/gpio/x86-gpio.h>
  8. #include <dt-bindings/interrupt-router/intel-irq.h>
  9. /include/ "skeleton.dtsi"
  10. /include/ "serial.dtsi"
  11. /include/ "rtc.dtsi"
  12. / {
  13. model = "Intel Minnowboard Max";
  14. compatible = "intel,minnowmax", "intel,baytrail";
  15. aliases {
  16. serial0 = &serial;
  17. spi0 = "/spi";
  18. };
  19. config {
  20. silent_console = <0>;
  21. };
  22. pch_pinctrl {
  23. compatible = "intel,x86-pinctrl";
  24. io-base = <0x4c>;
  25. pin_usb_host_en0@0 {
  26. gpio-offset = <0x80 8>;
  27. pad-offset = <0x260>;
  28. mode-gpio;
  29. output-value = <1>;
  30. direction = <PIN_OUTPUT>;
  31. };
  32. pin_usb_host_en1@0 {
  33. gpio-offset = <0x80 9>;
  34. pad-offset = <0x258>;
  35. mode-gpio;
  36. output-value = <1>;
  37. direction = <PIN_OUTPUT>;
  38. };
  39. };
  40. gpioa {
  41. compatible = "intel,ich6-gpio";
  42. u-boot,dm-pre-reloc;
  43. reg = <0 0x20>;
  44. bank-name = "A";
  45. };
  46. gpiob {
  47. compatible = "intel,ich6-gpio";
  48. u-boot,dm-pre-reloc;
  49. reg = <0x20 0x20>;
  50. bank-name = "B";
  51. };
  52. gpioc {
  53. compatible = "intel,ich6-gpio";
  54. u-boot,dm-pre-reloc;
  55. reg = <0x40 0x20>;
  56. bank-name = "C";
  57. };
  58. gpiod {
  59. compatible = "intel,ich6-gpio";
  60. u-boot,dm-pre-reloc;
  61. reg = <0x60 0x20>;
  62. bank-name = "D";
  63. };
  64. gpioe {
  65. compatible = "intel,ich6-gpio";
  66. u-boot,dm-pre-reloc;
  67. reg = <0x80 0x20>;
  68. bank-name = "E";
  69. };
  70. gpiof {
  71. compatible = "intel,ich6-gpio";
  72. u-boot,dm-pre-reloc;
  73. reg = <0xA0 0x20>;
  74. bank-name = "F";
  75. };
  76. chosen {
  77. stdout-path = "/serial";
  78. };
  79. cpus {
  80. #address-cells = <1>;
  81. #size-cells = <0>;
  82. cpu@0 {
  83. device_type = "cpu";
  84. compatible = "intel,baytrail-cpu";
  85. reg = <0>;
  86. intel,apic-id = <0>;
  87. };
  88. cpu@1 {
  89. device_type = "cpu";
  90. compatible = "intel,baytrail-cpu";
  91. reg = <1>;
  92. intel,apic-id = <4>;
  93. };
  94. };
  95. pci {
  96. compatible = "intel,pci-baytrail", "pci-x86";
  97. #address-cells = <3>;
  98. #size-cells = <2>;
  99. u-boot,dm-pre-reloc;
  100. ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
  101. 0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
  102. 0x01000000 0x0 0x2000 0x2000 0 0xe000>;
  103. irq-router@1f,0 {
  104. reg = <0x0000f800 0 0 0 0>;
  105. compatible = "intel,irq-router";
  106. intel,pirq-config = "ibase";
  107. intel,ibase-offset = <0x50>;
  108. intel,pirq-link = <8 8>;
  109. intel,pirq-mask = <0xdee0>;
  110. intel,pirq-routing = <
  111. /* BayTrail PCI devices */
  112. PCI_BDF(0, 2, 0) INTA PIRQA
  113. PCI_BDF(0, 3, 0) INTA PIRQA
  114. PCI_BDF(0, 16, 0) INTA PIRQA
  115. PCI_BDF(0, 17, 0) INTA PIRQA
  116. PCI_BDF(0, 18, 0) INTA PIRQA
  117. PCI_BDF(0, 19, 0) INTA PIRQA
  118. PCI_BDF(0, 20, 0) INTA PIRQA
  119. PCI_BDF(0, 21, 0) INTA PIRQA
  120. PCI_BDF(0, 22, 0) INTA PIRQA
  121. PCI_BDF(0, 23, 0) INTA PIRQA
  122. PCI_BDF(0, 24, 0) INTA PIRQA
  123. PCI_BDF(0, 24, 1) INTC PIRQC
  124. PCI_BDF(0, 24, 2) INTD PIRQD
  125. PCI_BDF(0, 24, 3) INTB PIRQB
  126. PCI_BDF(0, 24, 4) INTA PIRQA
  127. PCI_BDF(0, 24, 5) INTC PIRQC
  128. PCI_BDF(0, 24, 6) INTD PIRQD
  129. PCI_BDF(0, 24, 7) INTB PIRQB
  130. PCI_BDF(0, 26, 0) INTA PIRQA
  131. PCI_BDF(0, 27, 0) INTA PIRQA
  132. PCI_BDF(0, 28, 0) INTA PIRQA
  133. PCI_BDF(0, 28, 1) INTB PIRQB
  134. PCI_BDF(0, 28, 2) INTC PIRQC
  135. PCI_BDF(0, 28, 3) INTD PIRQD
  136. PCI_BDF(0, 29, 0) INTA PIRQA
  137. PCI_BDF(0, 30, 0) INTA PIRQA
  138. PCI_BDF(0, 30, 1) INTD PIRQD
  139. PCI_BDF(0, 30, 2) INTB PIRQB
  140. PCI_BDF(0, 30, 3) INTC PIRQC
  141. PCI_BDF(0, 30, 4) INTD PIRQD
  142. PCI_BDF(0, 30, 5) INTB PIRQB
  143. PCI_BDF(0, 31, 3) INTB PIRQB
  144. /* PCIe root ports downstream interrupts */
  145. PCI_BDF(1, 0, 0) INTA PIRQA
  146. PCI_BDF(1, 0, 0) INTB PIRQB
  147. PCI_BDF(1, 0, 0) INTC PIRQC
  148. PCI_BDF(1, 0, 0) INTD PIRQD
  149. PCI_BDF(2, 0, 0) INTA PIRQB
  150. PCI_BDF(2, 0, 0) INTB PIRQC
  151. PCI_BDF(2, 0, 0) INTC PIRQD
  152. PCI_BDF(2, 0, 0) INTD PIRQA
  153. PCI_BDF(3, 0, 0) INTA PIRQC
  154. PCI_BDF(3, 0, 0) INTB PIRQD
  155. PCI_BDF(3, 0, 0) INTC PIRQA
  156. PCI_BDF(3, 0, 0) INTD PIRQB
  157. PCI_BDF(4, 0, 0) INTA PIRQD
  158. PCI_BDF(4, 0, 0) INTB PIRQA
  159. PCI_BDF(4, 0, 0) INTC PIRQB
  160. PCI_BDF(4, 0, 0) INTD PIRQC
  161. >;
  162. };
  163. };
  164. fsp {
  165. compatible = "intel,baytrail-fsp";
  166. fsp,mrc-init-tseg-size = <0>;
  167. fsp,mrc-init-mmio-size = <0x800>;
  168. fsp,mrc-init-spd-addr1 = <0xa0>;
  169. fsp,mrc-init-spd-addr2 = <0xa2>;
  170. fsp,emmc-boot-mode = <2>;
  171. fsp,enable-sdio;
  172. fsp,enable-sdcard;
  173. fsp,enable-hsuart1;
  174. fsp,enable-spi;
  175. fsp,enable-sata;
  176. fsp,sata-mode = <1>;
  177. fsp,enable-lpe;
  178. fsp,lpss-sio-enable-pci-mode;
  179. fsp,enable-dma0;
  180. fsp,enable-dma1;
  181. fsp,enable-i2c0;
  182. fsp,enable-i2c1;
  183. fsp,enable-i2c2;
  184. fsp,enable-i2c3;
  185. fsp,enable-i2c4;
  186. fsp,enable-i2c5;
  187. fsp,enable-i2c6;
  188. fsp,enable-pwm0;
  189. fsp,enable-pwm1;
  190. fsp,igd-dvmt50-pre-alloc = <2>;
  191. fsp,aperture-size = <2>;
  192. fsp,gtt-size = <2>;
  193. fsp,serial-debug-port-address = <0x3f8>;
  194. fsp,serial-debug-port-type = <1>;
  195. fsp,scc-enable-pci-mode;
  196. fsp,os-selection = <4>;
  197. fsp,emmc45-ddr50-enabled;
  198. fsp,emmc45-retune-timer-value = <8>;
  199. fsp,enable-igd;
  200. fsp,enable-memory-down;
  201. fsp,memory-down-params {
  202. compatible = "intel,baytrail-fsp-mdp";
  203. fsp,dram-speed = <1>;
  204. fsp,dram-type = <1>;
  205. fsp,dimm-0-enable;
  206. fsp,dimm-width = <1>;
  207. fsp,dimm-density = <2>;
  208. fsp,dimm-bus-width = <3>;
  209. fsp,dimm-sides = <0>;
  210. fsp,dimm-tcl = <0xb>;
  211. fsp,dimm-trpt-rcd = <0xb>;
  212. fsp,dimm-twr = <0xc>;
  213. fsp,dimm-twtr = <6>;
  214. fsp,dimm-trrd = <6>;
  215. fsp,dimm-trtp = <6>;
  216. fsp,dimm-tfaw = <0x14>;
  217. };
  218. };
  219. spi {
  220. #address-cells = <1>;
  221. #size-cells = <0>;
  222. compatible = "intel,ich-spi";
  223. spi-flash@0 {
  224. reg = <0>;
  225. compatible = "stmicro,n25q064a", "spi-flash";
  226. memory-map = <0xff800000 0x00800000>;
  227. };
  228. };
  229. microcode {
  230. update@0 {
  231. #include "microcode/m0130673322.dtsi"
  232. };
  233. };
  234. };