sh_eth.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * sh_eth.h - Driver for Renesas SuperH ethernet controler.
  3. *
  4. * Copyright (C) 2008, 2011 Renesas Solutions Corp.
  5. * Copyright (c) 2008, 2011 Nobuhiro Iwamatsu
  6. * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <netdev.h>
  23. #include <asm/types.h>
  24. #define SHETHER_NAME "sh_eth"
  25. /* Malloc returns addresses in the P1 area (cacheable). However we need to
  26. use area P2 (non-cacheable) */
  27. #define ADDR_TO_P2(addr) ((((int)(addr) & ~0xe0000000) | 0xa0000000))
  28. /* The ethernet controller needs to use physical addresses */
  29. #if defined(CONFIG_SH_32BIT)
  30. #define ADDR_TO_PHY(addr) ((((int)(addr) & ~0xe0000000) | 0x40000000))
  31. #else
  32. #define ADDR_TO_PHY(addr) ((int)(addr) & ~0xe0000000)
  33. #endif
  34. /* Number of supported ports */
  35. #define MAX_PORT_NUM 2
  36. /* Buffers must be big enough to hold the largest ethernet frame. Also, rx
  37. buffers must be a multiple of 32 bytes */
  38. #define MAX_BUF_SIZE (48 * 32)
  39. /* The number of tx descriptors must be large enough to point to 5 or more
  40. frames. If each frame uses 2 descriptors, at least 10 descriptors are needed.
  41. We use one descriptor per frame */
  42. #define NUM_TX_DESC 8
  43. /* The size of the tx descriptor is determined by how much padding is used.
  44. 4, 20, or 52 bytes of padding can be used */
  45. #define TX_DESC_PADDING 4
  46. #define TX_DESC_SIZE (12 + TX_DESC_PADDING)
  47. /* Tx descriptor. We always use 3 bytes of padding */
  48. struct tx_desc_s {
  49. volatile u32 td0;
  50. u32 td1;
  51. u32 td2; /* Buffer start */
  52. u32 padding;
  53. };
  54. /* There is no limitation in the number of rx descriptors */
  55. #define NUM_RX_DESC 8
  56. /* The size of the rx descriptor is determined by how much padding is used.
  57. 4, 20, or 52 bytes of padding can be used */
  58. #define RX_DESC_PADDING 4
  59. #define RX_DESC_SIZE (12 + RX_DESC_PADDING)
  60. /* Rx descriptor. We always use 4 bytes of padding */
  61. struct rx_desc_s {
  62. volatile u32 rd0;
  63. volatile u32 rd1;
  64. u32 rd2; /* Buffer start */
  65. u32 padding;
  66. };
  67. struct sh_eth_info {
  68. struct tx_desc_s *tx_desc_malloc;
  69. struct tx_desc_s *tx_desc_base;
  70. struct tx_desc_s *tx_desc_cur;
  71. struct rx_desc_s *rx_desc_malloc;
  72. struct rx_desc_s *rx_desc_base;
  73. struct rx_desc_s *rx_desc_cur;
  74. u8 *rx_buf_malloc;
  75. u8 *rx_buf_base;
  76. u8 mac_addr[6];
  77. u8 phy_addr;
  78. struct eth_device *dev;
  79. struct phy_device *phydev;
  80. };
  81. struct sh_eth_dev {
  82. int port;
  83. struct sh_eth_info port_info[MAX_PORT_NUM];
  84. };
  85. /* from linux/drivers/net/ethernet/renesas/sh_eth.h */
  86. enum {
  87. /* E-DMAC registers */
  88. EDSR = 0,
  89. EDMR,
  90. EDTRR,
  91. EDRRR,
  92. EESR,
  93. EESIPR,
  94. TDLAR,
  95. TDFAR,
  96. TDFXR,
  97. TDFFR,
  98. RDLAR,
  99. RDFAR,
  100. RDFXR,
  101. RDFFR,
  102. TRSCER,
  103. RMFCR,
  104. TFTR,
  105. FDR,
  106. RMCR,
  107. EDOCR,
  108. TFUCR,
  109. RFOCR,
  110. FCFTR,
  111. RPADIR,
  112. TRIMD,
  113. RBWAR,
  114. TBRAR,
  115. /* Ether registers */
  116. ECMR,
  117. ECSR,
  118. ECSIPR,
  119. PIR,
  120. PSR,
  121. RDMLR,
  122. PIPR,
  123. RFLR,
  124. IPGR,
  125. APR,
  126. MPR,
  127. PFTCR,
  128. PFRCR,
  129. RFCR,
  130. RFCF,
  131. TPAUSER,
  132. TPAUSECR,
  133. BCFR,
  134. BCFRR,
  135. GECMR,
  136. BCULR,
  137. MAHR,
  138. MALR,
  139. TROCR,
  140. CDCR,
  141. LCCR,
  142. CNDCR,
  143. CEFCR,
  144. FRECR,
  145. TSFRCR,
  146. TLFRCR,
  147. CERCR,
  148. CEECR,
  149. MAFCR,
  150. RTRATE,
  151. CSMR,
  152. RMII_MII,
  153. /* This value must be written at last. */
  154. SH_ETH_MAX_REGISTER_OFFSET,
  155. };
  156. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  157. [EDSR] = 0x0000,
  158. [EDMR] = 0x0400,
  159. [EDTRR] = 0x0408,
  160. [EDRRR] = 0x0410,
  161. [EESR] = 0x0428,
  162. [EESIPR] = 0x0430,
  163. [TDLAR] = 0x0010,
  164. [TDFAR] = 0x0014,
  165. [TDFXR] = 0x0018,
  166. [TDFFR] = 0x001c,
  167. [RDLAR] = 0x0030,
  168. [RDFAR] = 0x0034,
  169. [RDFXR] = 0x0038,
  170. [RDFFR] = 0x003c,
  171. [TRSCER] = 0x0438,
  172. [RMFCR] = 0x0440,
  173. [TFTR] = 0x0448,
  174. [FDR] = 0x0450,
  175. [RMCR] = 0x0458,
  176. [RPADIR] = 0x0460,
  177. [FCFTR] = 0x0468,
  178. [CSMR] = 0x04E4,
  179. [ECMR] = 0x0500,
  180. [ECSR] = 0x0510,
  181. [ECSIPR] = 0x0518,
  182. [PIR] = 0x0520,
  183. [PSR] = 0x0528,
  184. [PIPR] = 0x052c,
  185. [RFLR] = 0x0508,
  186. [APR] = 0x0554,
  187. [MPR] = 0x0558,
  188. [PFTCR] = 0x055c,
  189. [PFRCR] = 0x0560,
  190. [TPAUSER] = 0x0564,
  191. [GECMR] = 0x05b0,
  192. [BCULR] = 0x05b4,
  193. [MAHR] = 0x05c0,
  194. [MALR] = 0x05c8,
  195. [TROCR] = 0x0700,
  196. [CDCR] = 0x0708,
  197. [LCCR] = 0x0710,
  198. [CEFCR] = 0x0740,
  199. [FRECR] = 0x0748,
  200. [TSFRCR] = 0x0750,
  201. [TLFRCR] = 0x0758,
  202. [RFCR] = 0x0760,
  203. [CERCR] = 0x0768,
  204. [CEECR] = 0x0770,
  205. [MAFCR] = 0x0778,
  206. [RMII_MII] = 0x0790,
  207. };
  208. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  209. [ECMR] = 0x0100,
  210. [RFLR] = 0x0108,
  211. [ECSR] = 0x0110,
  212. [ECSIPR] = 0x0118,
  213. [PIR] = 0x0120,
  214. [PSR] = 0x0128,
  215. [RDMLR] = 0x0140,
  216. [IPGR] = 0x0150,
  217. [APR] = 0x0154,
  218. [MPR] = 0x0158,
  219. [TPAUSER] = 0x0164,
  220. [RFCF] = 0x0160,
  221. [TPAUSECR] = 0x0168,
  222. [BCFRR] = 0x016c,
  223. [MAHR] = 0x01c0,
  224. [MALR] = 0x01c8,
  225. [TROCR] = 0x01d0,
  226. [CDCR] = 0x01d4,
  227. [LCCR] = 0x01d8,
  228. [CNDCR] = 0x01dc,
  229. [CEFCR] = 0x01e4,
  230. [FRECR] = 0x01e8,
  231. [TSFRCR] = 0x01ec,
  232. [TLFRCR] = 0x01f0,
  233. [RFCR] = 0x01f4,
  234. [MAFCR] = 0x01f8,
  235. [RTRATE] = 0x01fc,
  236. [EDMR] = 0x0000,
  237. [EDTRR] = 0x0008,
  238. [EDRRR] = 0x0010,
  239. [TDLAR] = 0x0018,
  240. [RDLAR] = 0x0020,
  241. [EESR] = 0x0028,
  242. [EESIPR] = 0x0030,
  243. [TRSCER] = 0x0038,
  244. [RMFCR] = 0x0040,
  245. [TFTR] = 0x0048,
  246. [FDR] = 0x0050,
  247. [RMCR] = 0x0058,
  248. [TFUCR] = 0x0064,
  249. [RFOCR] = 0x0068,
  250. [FCFTR] = 0x0070,
  251. [RPADIR] = 0x0078,
  252. [TRIMD] = 0x007c,
  253. [RBWAR] = 0x00c8,
  254. [RDFAR] = 0x00cc,
  255. [TBRAR] = 0x00d4,
  256. [TDFAR] = 0x00d8,
  257. };
  258. /* Register Address */
  259. #if defined(CONFIG_CPU_SH7763) || defined(CONFIG_CPU_SH7734)
  260. #define SH_ETH_TYPE_GETHER
  261. #define BASE_IO_ADDR 0xfee00000
  262. #elif defined(CONFIG_CPU_SH7757)
  263. #if defined(CONFIG_SH_ETHER_USE_GETHER)
  264. #define SH_ETH_TYPE_GETHER
  265. #define BASE_IO_ADDR 0xfee00000
  266. #else
  267. #define SH_ETH_TYPE_ETHER
  268. #define BASE_IO_ADDR 0xfef00000
  269. #endif
  270. #elif defined(CONFIG_CPU_SH7724)
  271. #define SH_ETH_TYPE_ETHER
  272. #define BASE_IO_ADDR 0xA4600000
  273. #endif
  274. /*
  275. * Register's bits
  276. * Copy from Linux driver source code
  277. */
  278. #if defined(SH_ETH_TYPE_GETHER)
  279. /* EDSR */
  280. enum EDSR_BIT {
  281. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  282. };
  283. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  284. #endif
  285. /* EDMR */
  286. enum DMAC_M_BIT {
  287. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  288. #if defined(SH_ETH_TYPE_GETHER)
  289. EDMR_SRST = 0x03, /* Receive/Send reset */
  290. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  291. EDMR_EL = 0x40, /* Litte endian */
  292. #elif defined(SH_ETH_TYPE_ETHER)
  293. EDMR_SRST = 0x01,
  294. EMDR_DESC_R = 0x30, /* Descriptor reserve size */
  295. EDMR_EL = 0x40, /* Litte endian */
  296. #else
  297. EDMR_SRST = 0x01,
  298. #endif
  299. };
  300. /* RFLR */
  301. #define RFLR_RFL_MIN 0x05EE /* Recv Frame length 1518 byte */
  302. /* EDTRR */
  303. enum DMAC_T_BIT {
  304. #if defined(SH_ETH_TYPE_GETHER)
  305. EDTRR_TRNS = 0x03,
  306. #else
  307. EDTRR_TRNS = 0x01,
  308. #endif
  309. };
  310. /* GECMR */
  311. enum GECMR_BIT {
  312. #if defined(CONFIG_CPU_SH7757)
  313. GECMR_1000B = 0x20, GECMR_100B = 0x01, GECMR_10B = 0x00,
  314. #else
  315. GECMR_1000B = 0x01, GECMR_100B = 0x04, GECMR_10B = 0x00,
  316. #endif
  317. };
  318. /* EDRRR*/
  319. enum EDRRR_R_BIT {
  320. EDRRR_R = 0x01,
  321. };
  322. /* TPAUSER */
  323. enum TPAUSER_BIT {
  324. TPAUSER_TPAUSE = 0x0000ffff,
  325. TPAUSER_UNLIMITED = 0,
  326. };
  327. /* BCFR */
  328. enum BCFR_BIT {
  329. BCFR_RPAUSE = 0x0000ffff,
  330. BCFR_UNLIMITED = 0,
  331. };
  332. /* PIR */
  333. enum PIR_BIT {
  334. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  335. };
  336. /* PSR */
  337. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  338. /* EESR */
  339. enum EESR_BIT {
  340. #if defined(SH_ETH_TYPE_ETHER)
  341. EESR_TWB = 0x40000000,
  342. #else
  343. EESR_TWB = 0xC0000000,
  344. EESR_TC1 = 0x20000000,
  345. EESR_TUC = 0x10000000,
  346. EESR_ROC = 0x80000000,
  347. #endif
  348. EESR_TABT = 0x04000000,
  349. EESR_RABT = 0x02000000, EESR_RFRMER = 0x01000000,
  350. #if defined(SH_ETH_TYPE_ETHER)
  351. EESR_ADE = 0x00800000,
  352. #endif
  353. EESR_ECI = 0x00400000,
  354. EESR_FTC = 0x00200000, EESR_TDE = 0x00100000,
  355. EESR_TFE = 0x00080000, EESR_FRC = 0x00040000,
  356. EESR_RDE = 0x00020000, EESR_RFE = 0x00010000,
  357. #if defined(SH_ETH_TYPE_ETHER)
  358. EESR_CND = 0x00000800,
  359. #endif
  360. EESR_DLC = 0x00000400,
  361. EESR_CD = 0x00000200, EESR_RTO = 0x00000100,
  362. EESR_RMAF = 0x00000080, EESR_CEEF = 0x00000040,
  363. EESR_CELF = 0x00000020, EESR_RRF = 0x00000010,
  364. rESR_RTLF = 0x00000008, EESR_RTSF = 0x00000004,
  365. EESR_PRE = 0x00000002, EESR_CERF = 0x00000001,
  366. };
  367. #if defined(SH_ETH_TYPE_GETHER)
  368. # define TX_CHECK (EESR_TC1 | EESR_FTC)
  369. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  370. | EESR_RFRMER | EESR_TFE | EESR_TDE | EESR_ECI)
  371. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_TDE | EESR_TFE)
  372. #else
  373. # define TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO)
  374. # define EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RDE \
  375. | EESR_RFRMER | EESR_ADE | EESR_TFE | EESR_TDE | EESR_ECI)
  376. # define TX_ERROR_CEHCK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE)
  377. #endif
  378. /* EESIPR */
  379. enum DMAC_IM_BIT {
  380. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  381. DMAC_M_RABT = 0x02000000,
  382. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  383. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  384. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  385. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  386. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  387. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  388. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  389. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  390. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  391. DMAC_M_RINT1 = 0x00000001,
  392. };
  393. /* Receive descriptor bit */
  394. enum RD_STS_BIT {
  395. RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
  396. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  397. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  398. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  399. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  400. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  401. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  402. RD_RFS1 = 0x00000001,
  403. };
  404. #define RDF1ST RD_RFP1
  405. #define RDFEND RD_RFP0
  406. #define RD_RFP (RD_RFP1|RD_RFP0)
  407. /* RDFFR*/
  408. enum RDFFR_BIT {
  409. RDFFR_RDLF = 0x01,
  410. };
  411. /* FCFTR */
  412. enum FCFTR_BIT {
  413. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  414. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  415. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  416. };
  417. #define FIFO_F_D_RFF (FCFTR_RFF2|FCFTR_RFF1|FCFTR_RFF0)
  418. #define FIFO_F_D_RFD (FCFTR_RFD2|FCFTR_RFD1|FCFTR_RFD0)
  419. /* Transfer descriptor bit */
  420. enum TD_STS_BIT {
  421. #if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_ETHER)
  422. TD_TACT = 0x80000000,
  423. #else
  424. TD_TACT = 0x7fffffff,
  425. #endif
  426. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  427. TD_TFP0 = 0x10000000,
  428. };
  429. #define TDF1ST TD_TFP1
  430. #define TDFEND TD_TFP0
  431. #define TD_TFP (TD_TFP1|TD_TFP0)
  432. /* RMCR */
  433. enum RECV_RST_BIT { RMCR_RST = 0x01, };
  434. /* ECMR */
  435. enum FELIC_MODE_BIT {
  436. #if defined(SH_ETH_TYPE_GETHER)
  437. ECMR_TRCCM=0x04000000, ECMR_RCSC= 0x00800000, ECMR_DPAD= 0x00200000,
  438. ECMR_RZPF = 0x00100000,
  439. #endif
  440. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  441. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  442. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  443. ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004, ECMR_DM = 0x00000002,
  444. ECMR_PRM = 0x00000001,
  445. #ifdef CONFIG_CPU_SH7724
  446. ECMR_RTM = 0x00000010,
  447. #endif
  448. };
  449. #if defined(SH_ETH_TYPE_GETHER)
  450. #define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_ZPF | ECMR_PFR | ECMR_RXF | \
  451. ECMR_TXF | ECMR_MCT)
  452. #elif defined(SH_ETH_TYPE_ETHER)
  453. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF)
  454. #else
  455. #define ECMR_CHG_DM (ECMR_ZPF | ECMR_PFR | ECMR_RXF | ECMR_TXF | ECMR_MCT)
  456. #endif
  457. /* ECSR */
  458. enum ECSR_STATUS_BIT {
  459. #if defined(SH_ETH_TYPE_ETHER)
  460. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  461. #endif
  462. ECSR_LCHNG = 0x04,
  463. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  464. };
  465. #if defined(SH_ETH_TYPE_GETHER)
  466. # define ECSR_INIT (ECSR_ICD | ECSIPR_MPDIP)
  467. #else
  468. # define ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | \
  469. ECSR_LCHNG | ECSR_ICD | ECSIPR_MPDIP)
  470. #endif
  471. /* ECSIPR */
  472. enum ECSIPR_STATUS_MASK_BIT {
  473. #if defined(SH_ETH_TYPE_ETHER)
  474. ECSIPR_BRCRXIP = 0x20,
  475. ECSIPR_PSRTOIP = 0x10,
  476. #elif defined(SH_ETY_TYPE_GETHER)
  477. ECSIPR_PSRTOIP = 0x10,
  478. ECSIPR_PHYIP = 0x08,
  479. #endif
  480. ECSIPR_LCHNGIP = 0x04,
  481. ECSIPR_MPDIP = 0x02,
  482. ECSIPR_ICDIP = 0x01,
  483. };
  484. #if defined(SH_ETH_TYPE_GETHER)
  485. # define ECSIPR_INIT (ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  486. #else
  487. # define ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | \
  488. ECSIPR_ICDIP | ECSIPR_MPDIP)
  489. #endif
  490. /* APR */
  491. enum APR_BIT {
  492. APR_AP = 0x00000004,
  493. };
  494. /* MPR */
  495. enum MPR_BIT {
  496. MPR_MP = 0x00000006,
  497. };
  498. /* TRSCER */
  499. enum DESC_I_BIT {
  500. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  501. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  502. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  503. DESC_I_RINT1 = 0x0001,
  504. };
  505. /* RPADIR */
  506. enum RPADIR_BIT {
  507. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  508. RPADIR_PADR = 0x0003f,
  509. };
  510. #if defined(SH_ETH_TYPE_GETHER)
  511. # define RPADIR_INIT (0x00)
  512. #else
  513. # define RPADIR_INIT (RPADIR_PADS1)
  514. #endif
  515. /* FDR */
  516. enum FIFO_SIZE_BIT {
  517. FIFO_SIZE_T = 0x00000700, FIFO_SIZE_R = 0x00000007,
  518. };
  519. static inline unsigned long sh_eth_reg_addr(struct sh_eth_dev *eth,
  520. int enum_index)
  521. {
  522. #if defined(SH_ETH_TYPE_GETHER)
  523. const u16 *reg_offset = sh_eth_offset_gigabit;
  524. #elif defined(SH_ETH_TYPE_ETHER)
  525. const u16 *reg_offset = sh_eth_offset_fast_sh4;
  526. #else
  527. #error
  528. #endif
  529. return BASE_IO_ADDR + reg_offset[enum_index] + 0x800 * eth->port;
  530. }
  531. static inline void sh_eth_write(struct sh_eth_dev *eth, unsigned long data,
  532. int enum_index)
  533. {
  534. outl(data, sh_eth_reg_addr(eth, enum_index));
  535. }
  536. static inline unsigned long sh_eth_read(struct sh_eth_dev *eth,
  537. int enum_index)
  538. {
  539. return inl(sh_eth_reg_addr(eth, enum_index));
  540. }