spl.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <ns16550.h>
  8. #include <malloc.h>
  9. #include <mmc.h>
  10. #include <nand.h>
  11. #include <i2c.h>
  12. #include <fsl_esdhc.h>
  13. #include <spi_flash.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. static const u32 sysclk_tbl[] = {
  16. 66666000, 7499900, 83332500, 8999900,
  17. 99999000, 11111000, 12499800, 13333200
  18. };
  19. ulong get_effective_memsize(void)
  20. {
  21. return CONFIG_SYS_L2_SIZE;
  22. }
  23. void board_init_f(ulong bootflag)
  24. {
  25. u32 plat_ratio, bus_clk;
  26. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  27. console_init_f();
  28. /* Set pmuxcr to allow both i2c1 and i2c2 */
  29. setbits_be32(&gur->pmuxcr, in_be32(&gur->pmuxcr) | 0x1000);
  30. setbits_be32(&gur->pmuxcr,
  31. in_be32(&gur->pmuxcr) | MPC85xx_PMUXCR_SD_DATA);
  32. /* Read back the register to synchronize the write. */
  33. in_be32(&gur->pmuxcr);
  34. #ifdef CONFIG_SPL_SPI_BOOT
  35. clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_SD_DATA);
  36. #endif
  37. /* initialize selected port with appropriate baud rate */
  38. plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
  39. plat_ratio >>= 1;
  40. bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio;
  41. gd->bus_clk = bus_clk;
  42. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  43. bus_clk / 16 / CONFIG_BAUDRATE);
  44. #ifdef CONFIG_SPL_MMC_BOOT
  45. puts("\nSD boot...\n");
  46. #elif defined(CONFIG_SPL_SPI_BOOT)
  47. puts("\nSPI Flash boot...\n");
  48. #endif
  49. /* copy code to RAM and jump to it - this should not return */
  50. /* NOTE - code has to be copied out of NAND buffer before
  51. * other blocks can be read.
  52. */
  53. relocate_code(CONFIG_SPL_RELOC_STACK, 0, CONFIG_SPL_RELOC_TEXT_BASE);
  54. }
  55. void board_init_r(gd_t *gd, ulong dest_addr)
  56. {
  57. /* Pointer is writable since we allocated a register for it */
  58. gd = (gd_t *)CONFIG_SPL_GD_ADDR;
  59. bd_t *bd;
  60. memset(gd, 0, sizeof(gd_t));
  61. bd = (bd_t *)(CONFIG_SPL_GD_ADDR + sizeof(gd_t));
  62. memset(bd, 0, sizeof(bd_t));
  63. gd->bd = bd;
  64. bd->bi_memstart = CONFIG_SYS_INIT_L2_ADDR;
  65. bd->bi_memsize = CONFIG_SYS_L2_SIZE;
  66. probecpu();
  67. get_clocks();
  68. mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
  69. CONFIG_SPL_RELOC_MALLOC_SIZE);
  70. #ifndef CONFIG_SPL_NAND_BOOT
  71. env_init();
  72. #endif
  73. #ifdef CONFIG_SPL_MMC_BOOT
  74. mmc_initialize(bd);
  75. #endif
  76. /* relocate environment function pointers etc. */
  77. #ifdef CONFIG_SPL_NAND_BOOT
  78. nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  79. (uchar *)CONFIG_ENV_ADDR);
  80. gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
  81. gd->env_valid = 1;
  82. #else
  83. env_relocate();
  84. #endif
  85. #ifdef CONFIG_SYS_I2C
  86. i2c_init_all();
  87. #else
  88. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  89. #endif
  90. gd->ram_size = initdram(0);
  91. #ifdef CONFIG_SPL_NAND_BOOT
  92. puts("Tertiary program loader running in sram...");
  93. #else
  94. puts("Second program loader running in sram...\n");
  95. #endif
  96. #ifdef CONFIG_SPL_MMC_BOOT
  97. mmc_boot();
  98. #elif defined(CONFIG_SPL_SPI_BOOT)
  99. spi_boot();
  100. #elif defined(CONFIG_SPL_NAND_BOOT)
  101. nand_boot();
  102. #endif
  103. }