ddr_defs.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _DDR_DEFS_H
  11. #define _DDR_DEFS_H
  12. #include <asm/arch/hardware.h>
  13. #include <asm/emif.h>
  14. /* AM335X EMIF Register values */
  15. #define VTP_CTRL_READY (0x1 << 5)
  16. #define VTP_CTRL_ENABLE (0x1 << 6)
  17. #define VTP_CTRL_START_EN (0x1)
  18. #ifdef CONFIG_AM43XX
  19. #define DDR_CKE_CTRL_NORMAL 0x3
  20. #else
  21. #define DDR_CKE_CTRL_NORMAL 0x1
  22. #endif
  23. #define PHY_EN_DYN_PWRDN (0x1 << 20)
  24. /* Micron MT47H128M16RT-25E */
  25. #define MT47H128M16RT25E_EMIF_READ_LATENCY 0x100005
  26. #define MT47H128M16RT25E_EMIF_TIM1 0x0666B3C9
  27. #define MT47H128M16RT25E_EMIF_TIM2 0x243631CA
  28. #define MT47H128M16RT25E_EMIF_TIM3 0x0000033F
  29. #define MT47H128M16RT25E_EMIF_SDCFG 0x41805332
  30. #define MT47H128M16RT25E_EMIF_SDREF 0x0000081a
  31. #define MT47H128M16RT25E_RATIO 0x80
  32. #define MT47H128M16RT25E_RD_DQS 0x12
  33. #define MT47H128M16RT25E_PHY_WR_DATA 0x40
  34. #define MT47H128M16RT25E_PHY_FIFO_WE 0x80
  35. #define MT47H128M16RT25E_IOCTRL_VALUE 0x18B
  36. /* Micron MT41J128M16JT-125 */
  37. #define MT41J128MJT125_EMIF_READ_LATENCY 0x100006
  38. #define MT41J128MJT125_EMIF_TIM1 0x0888A39B
  39. #define MT41J128MJT125_EMIF_TIM2 0x26337FDA
  40. #define MT41J128MJT125_EMIF_TIM3 0x501F830F
  41. #define MT41J128MJT125_EMIF_SDCFG 0x61C04AB2
  42. #define MT41J128MJT125_EMIF_SDREF 0x0000093B
  43. #define MT41J128MJT125_ZQ_CFG 0x50074BE4
  44. #define MT41J128MJT125_RATIO 0x40
  45. #define MT41J128MJT125_INVERT_CLKOUT 0x1
  46. #define MT41J128MJT125_RD_DQS 0x3B
  47. #define MT41J128MJT125_WR_DQS 0x85
  48. #define MT41J128MJT125_PHY_WR_DATA 0xC1
  49. #define MT41J128MJT125_PHY_FIFO_WE 0x100
  50. #define MT41J128MJT125_IOCTRL_VALUE 0x18B
  51. /* Micron MT41K128M16JT-187E */
  52. #define MT41K128MJT187E_EMIF_READ_LATENCY 0x06
  53. #define MT41K128MJT187E_EMIF_TIM1 0x0888B3DB
  54. #define MT41K128MJT187E_EMIF_TIM2 0x36337FDA
  55. #define MT41K128MJT187E_EMIF_TIM3 0x501F830F
  56. #define MT41K128MJT187E_EMIF_SDCFG 0x61C04AB2
  57. #define MT41K128MJT187E_EMIF_SDREF 0x0000093B
  58. #define MT41K128MJT187E_ZQ_CFG 0x50074BE4
  59. #define MT41K128MJT187E_RATIO 0x40
  60. #define MT41K128MJT187E_INVERT_CLKOUT 0x1
  61. #define MT41K128MJT187E_RD_DQS 0x3B
  62. #define MT41K128MJT187E_WR_DQS 0x85
  63. #define MT41K128MJT187E_PHY_WR_DATA 0xC1
  64. #define MT41K128MJT187E_PHY_FIFO_WE 0x100
  65. #define MT41K128MJT187E_IOCTRL_VALUE 0x18B
  66. /* Micron MT41J64M16JT-125 */
  67. #define MT41J64MJT125_EMIF_SDCFG 0x61C04A32
  68. /* Micron MT41J256M16JT-125 */
  69. #define MT41J256MJT125_EMIF_SDCFG 0x61C04B32
  70. /* Micron MT41J256M8HX-15E */
  71. #define MT41J256M8HX15E_EMIF_READ_LATENCY 0x100006
  72. #define MT41J256M8HX15E_EMIF_TIM1 0x0888A39B
  73. #define MT41J256M8HX15E_EMIF_TIM2 0x26337FDA
  74. #define MT41J256M8HX15E_EMIF_TIM3 0x501F830F
  75. #define MT41J256M8HX15E_EMIF_SDCFG 0x61C04B32
  76. #define MT41J256M8HX15E_EMIF_SDREF 0x0000093B
  77. #define MT41J256M8HX15E_ZQ_CFG 0x50074BE4
  78. #define MT41J256M8HX15E_RATIO 0x40
  79. #define MT41J256M8HX15E_INVERT_CLKOUT 0x1
  80. #define MT41J256M8HX15E_RD_DQS 0x3B
  81. #define MT41J256M8HX15E_WR_DQS 0x85
  82. #define MT41J256M8HX15E_PHY_WR_DATA 0xC1
  83. #define MT41J256M8HX15E_PHY_FIFO_WE 0x100
  84. #define MT41J256M8HX15E_IOCTRL_VALUE 0x18B
  85. /* Micron MT41K256M16HA-125E */
  86. #define MT41K256M16HA125E_EMIF_READ_LATENCY 0x100007
  87. #define MT41K256M16HA125E_EMIF_TIM1 0x0AAAD4DB
  88. #define MT41K256M16HA125E_EMIF_TIM2 0x266B7FDA
  89. #define MT41K256M16HA125E_EMIF_TIM3 0x501F867F
  90. #define MT41K256M16HA125E_EMIF_SDCFG 0x61C05332
  91. #define MT41K256M16HA125E_EMIF_SDREF 0xC30
  92. #define MT41K256M16HA125E_ZQ_CFG 0x50074BE4
  93. #define MT41K256M16HA125E_RATIO 0x80
  94. #define MT41K256M16HA125E_INVERT_CLKOUT 0x0
  95. #define MT41K256M16HA125E_RD_DQS 0x38
  96. #define MT41K256M16HA125E_WR_DQS 0x44
  97. #define MT41K256M16HA125E_PHY_WR_DATA 0x7D
  98. #define MT41K256M16HA125E_PHY_FIFO_WE 0x94
  99. #define MT41K256M16HA125E_IOCTRL_VALUE 0x18B
  100. /* Micron MT41J512M8RH-125 on EVM v1.5 */
  101. #define MT41J512M8RH125_EMIF_READ_LATENCY 0x100006
  102. #define MT41J512M8RH125_EMIF_TIM1 0x0888A39B
  103. #define MT41J512M8RH125_EMIF_TIM2 0x26517FDA
  104. #define MT41J512M8RH125_EMIF_TIM3 0x501F84EF
  105. #define MT41J512M8RH125_EMIF_SDCFG 0x61C04BB2
  106. #define MT41J512M8RH125_EMIF_SDREF 0x0000093B
  107. #define MT41J512M8RH125_ZQ_CFG 0x50074BE4
  108. #define MT41J512M8RH125_RATIO 0x80
  109. #define MT41J512M8RH125_INVERT_CLKOUT 0x0
  110. #define MT41J512M8RH125_RD_DQS 0x3B
  111. #define MT41J512M8RH125_WR_DQS 0x3C
  112. #define MT41J512M8RH125_PHY_FIFO_WE 0xA5
  113. #define MT41J512M8RH125_PHY_WR_DATA 0x74
  114. #define MT41J512M8RH125_IOCTRL_VALUE 0x18B
  115. /* Samsung K4B2G1646E-BIH9 */
  116. #define K4B2G1646EBIH9_EMIF_READ_LATENCY 0x100007
  117. #define K4B2G1646EBIH9_EMIF_TIM1 0x0AAAE51B
  118. #define K4B2G1646EBIH9_EMIF_TIM2 0x2A1D7FDA
  119. #define K4B2G1646EBIH9_EMIF_TIM3 0x501F83FF
  120. #define K4B2G1646EBIH9_EMIF_SDCFG 0x61C052B2
  121. #define K4B2G1646EBIH9_EMIF_SDREF 0x00000C30
  122. #define K4B2G1646EBIH9_ZQ_CFG 0x50074BE4
  123. #define K4B2G1646EBIH9_RATIO 0x80
  124. #define K4B2G1646EBIH9_INVERT_CLKOUT 0x0
  125. #define K4B2G1646EBIH9_RD_DQS 0x35
  126. #define K4B2G1646EBIH9_WR_DQS 0x3A
  127. #define K4B2G1646EBIH9_PHY_FIFO_WE 0x97
  128. #define K4B2G1646EBIH9_PHY_WR_DATA 0x76
  129. #define K4B2G1646EBIH9_IOCTRL_VALUE 0x18B
  130. #define LPDDR2_ADDRCTRL_IOCTRL_VALUE 0x294
  131. #define LPDDR2_ADDRCTRL_WD0_IOCTRL_VALUE 0x00000000
  132. #define LPDDR2_ADDRCTRL_WD1_IOCTRL_VALUE 0x00000000
  133. #define LPDDR2_DATA0_IOCTRL_VALUE 0x20000294
  134. #define LPDDR2_DATA1_IOCTRL_VALUE 0x20000294
  135. #define LPDDR2_DATA2_IOCTRL_VALUE 0x20000294
  136. #define LPDDR2_DATA3_IOCTRL_VALUE 0x20000294
  137. #define DDR3_ADDRCTRL_WD0_IOCTRL_VALUE 0x00000000
  138. #define DDR3_ADDRCTRL_WD1_IOCTRL_VALUE 0x00000000
  139. #define DDR3_ADDRCTRL_IOCTRL_VALUE 0x84
  140. #define DDR3_DATA0_IOCTRL_VALUE 0x84
  141. #define DDR3_DATA1_IOCTRL_VALUE 0x84
  142. #define DDR3_DATA2_IOCTRL_VALUE 0x84
  143. #define DDR3_DATA3_IOCTRL_VALUE 0x84
  144. /**
  145. * Configure DMM
  146. */
  147. void config_dmm(const struct dmm_lisa_map_regs *regs);
  148. /**
  149. * Configure SDRAM
  150. */
  151. void config_sdram(const struct emif_regs *regs, int nr);
  152. void config_sdram_emif4d5(const struct emif_regs *regs, int nr);
  153. /**
  154. * Set SDRAM timings
  155. */
  156. void set_sdram_timings(const struct emif_regs *regs, int nr);
  157. /**
  158. * Configure DDR PHY
  159. */
  160. void config_ddr_phy(const struct emif_regs *regs, int nr);
  161. struct ddr_cmd_regs {
  162. unsigned int resv0[7];
  163. unsigned int cm0csratio; /* offset 0x01C */
  164. unsigned int resv1[3];
  165. unsigned int cm0iclkout; /* offset 0x02C */
  166. unsigned int resv2[8];
  167. unsigned int cm1csratio; /* offset 0x050 */
  168. unsigned int resv3[3];
  169. unsigned int cm1iclkout; /* offset 0x060 */
  170. unsigned int resv4[8];
  171. unsigned int cm2csratio; /* offset 0x084 */
  172. unsigned int resv5[3];
  173. unsigned int cm2iclkout; /* offset 0x094 */
  174. unsigned int resv6[3];
  175. };
  176. struct ddr_data_regs {
  177. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  178. unsigned int resv1[4];
  179. unsigned int dt0wdsratio0; /* offset 0x0DC */
  180. unsigned int resv2[4];
  181. unsigned int dt0wiratio0; /* offset 0x0F0 */
  182. unsigned int resv3;
  183. unsigned int dt0wimode0; /* offset 0x0F8 */
  184. unsigned int dt0giratio0; /* offset 0x0FC */
  185. unsigned int resv4;
  186. unsigned int dt0gimode0; /* offset 0x104 */
  187. unsigned int dt0fwsratio0; /* offset 0x108 */
  188. unsigned int resv5[4];
  189. unsigned int dt0dqoffset; /* offset 0x11C */
  190. unsigned int dt0wrsratio0; /* offset 0x120 */
  191. unsigned int resv6[4];
  192. unsigned int dt0rdelays0; /* offset 0x134 */
  193. unsigned int dt0dldiff0; /* offset 0x138 */
  194. unsigned int resv7[12];
  195. };
  196. /**
  197. * This structure represents the DDR registers on AM33XX devices.
  198. * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
  199. * correspond to DATA1 registers defined here.
  200. */
  201. struct ddr_regs {
  202. unsigned int resv0[3];
  203. unsigned int cm0config; /* offset 0x00C */
  204. unsigned int cm0configclk; /* offset 0x010 */
  205. unsigned int resv1[2];
  206. unsigned int cm0csratio; /* offset 0x01C */
  207. unsigned int resv2[3];
  208. unsigned int cm0iclkout; /* offset 0x02C */
  209. unsigned int resv3[4];
  210. unsigned int cm1config; /* offset 0x040 */
  211. unsigned int cm1configclk; /* offset 0x044 */
  212. unsigned int resv4[2];
  213. unsigned int cm1csratio; /* offset 0x050 */
  214. unsigned int resv5[3];
  215. unsigned int cm1iclkout; /* offset 0x060 */
  216. unsigned int resv6[4];
  217. unsigned int cm2config; /* offset 0x074 */
  218. unsigned int cm2configclk; /* offset 0x078 */
  219. unsigned int resv7[2];
  220. unsigned int cm2csratio; /* offset 0x084 */
  221. unsigned int resv8[3];
  222. unsigned int cm2iclkout; /* offset 0x094 */
  223. unsigned int resv9[12];
  224. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  225. unsigned int resv10[4];
  226. unsigned int dt0wdsratio0; /* offset 0x0DC */
  227. unsigned int resv11[4];
  228. unsigned int dt0wiratio0; /* offset 0x0F0 */
  229. unsigned int resv12;
  230. unsigned int dt0wimode0; /* offset 0x0F8 */
  231. unsigned int dt0giratio0; /* offset 0x0FC */
  232. unsigned int resv13;
  233. unsigned int dt0gimode0; /* offset 0x104 */
  234. unsigned int dt0fwsratio0; /* offset 0x108 */
  235. unsigned int resv14[4];
  236. unsigned int dt0dqoffset; /* offset 0x11C */
  237. unsigned int dt0wrsratio0; /* offset 0x120 */
  238. unsigned int resv15[4];
  239. unsigned int dt0rdelays0; /* offset 0x134 */
  240. unsigned int dt0dldiff0; /* offset 0x138 */
  241. };
  242. /**
  243. * Encapsulates DDR CMD control registers.
  244. */
  245. struct cmd_control {
  246. unsigned long cmd0csratio;
  247. unsigned long cmd0csforce;
  248. unsigned long cmd0csdelay;
  249. unsigned long cmd0iclkout;
  250. unsigned long cmd1csratio;
  251. unsigned long cmd1csforce;
  252. unsigned long cmd1csdelay;
  253. unsigned long cmd1iclkout;
  254. unsigned long cmd2csratio;
  255. unsigned long cmd2csforce;
  256. unsigned long cmd2csdelay;
  257. unsigned long cmd2iclkout;
  258. };
  259. /**
  260. * Encapsulates DDR DATA registers.
  261. */
  262. struct ddr_data {
  263. unsigned long datardsratio0;
  264. unsigned long datawdsratio0;
  265. unsigned long datawiratio0;
  266. unsigned long datagiratio0;
  267. unsigned long datafwsratio0;
  268. unsigned long datawrsratio0;
  269. };
  270. /**
  271. * Configure DDR CMD control registers
  272. */
  273. void config_cmd_ctrl(const struct cmd_control *cmd, int nr);
  274. /**
  275. * Configure DDR DATA registers
  276. */
  277. void config_ddr_data(const struct ddr_data *data, int nr);
  278. /**
  279. * This structure represents the DDR io control on AM33XX devices.
  280. */
  281. struct ddr_cmdtctrl {
  282. unsigned int cm0ioctl;
  283. unsigned int cm1ioctl;
  284. unsigned int cm2ioctl;
  285. unsigned int resv2[12];
  286. unsigned int dt0ioctl;
  287. unsigned int dt1ioctl;
  288. unsigned int dt2ioctrl;
  289. unsigned int dt3ioctrl;
  290. unsigned int resv3[4];
  291. unsigned int emif_sdram_config_ext;
  292. };
  293. struct ctrl_ioregs {
  294. unsigned int cm0ioctl;
  295. unsigned int cm1ioctl;
  296. unsigned int cm2ioctl;
  297. unsigned int dt0ioctl;
  298. unsigned int dt1ioctl;
  299. unsigned int dt2ioctrl;
  300. unsigned int dt3ioctrl;
  301. unsigned int emif_sdram_config_ext;
  302. };
  303. /**
  304. * Configure DDR io control registers
  305. */
  306. void config_io_ctrl(const struct ctrl_ioregs *ioregs);
  307. struct ddr_ctrl {
  308. unsigned int ddrioctrl;
  309. unsigned int resv1[325];
  310. unsigned int ddrckectrl;
  311. };
  312. void config_ddr(unsigned int pll, const struct ctrl_ioregs *ioregs,
  313. const struct ddr_data *data, const struct cmd_control *ctrl,
  314. const struct emif_regs *regs, int nr);
  315. void emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size);
  316. #endif /* _DDR_DEFS_H */