pci.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107
  1. /*
  2. * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  3. * Andreas Heppel <aheppel@sysgo.de>
  4. *
  5. * (C) Copyright 2002
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _PCI_H
  11. #define _PCI_H
  12. /*
  13. * Under PCI, each device has 256 bytes of configuration address space,
  14. * of which the first 64 bytes are standardized as follows:
  15. */
  16. #define PCI_VENDOR_ID 0x00 /* 16 bits */
  17. #define PCI_DEVICE_ID 0x02 /* 16 bits */
  18. #define PCI_COMMAND 0x04 /* 16 bits */
  19. #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
  20. #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
  21. #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
  22. #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
  23. #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
  24. #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
  25. #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
  26. #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
  27. #define PCI_COMMAND_SERR 0x100 /* Enable SERR */
  28. #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
  29. #define PCI_STATUS 0x06 /* 16 bits */
  30. #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
  31. #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
  32. #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
  33. #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
  34. #define PCI_STATUS_PARITY 0x100 /* Detected parity error */
  35. #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
  36. #define PCI_STATUS_DEVSEL_FAST 0x000
  37. #define PCI_STATUS_DEVSEL_MEDIUM 0x200
  38. #define PCI_STATUS_DEVSEL_SLOW 0x400
  39. #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
  40. #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
  41. #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
  42. #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
  43. #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
  44. #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
  45. revision */
  46. #define PCI_REVISION_ID 0x08 /* Revision ID */
  47. #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
  48. #define PCI_CLASS_DEVICE 0x0a /* Device class */
  49. #define PCI_CLASS_CODE 0x0b /* Device class code */
  50. #define PCI_CLASS_CODE_TOO_OLD 0x00
  51. #define PCI_CLASS_CODE_STORAGE 0x01
  52. #define PCI_CLASS_CODE_NETWORK 0x02
  53. #define PCI_CLASS_CODE_DISPLAY 0x03
  54. #define PCI_CLASS_CODE_MULTIMEDIA 0x04
  55. #define PCI_CLASS_CODE_MEMORY 0x05
  56. #define PCI_CLASS_CODE_BRIDGE 0x06
  57. #define PCI_CLASS_CODE_COMM 0x07
  58. #define PCI_CLASS_CODE_PERIPHERAL 0x08
  59. #define PCI_CLASS_CODE_INPUT 0x09
  60. #define PCI_CLASS_CODE_DOCKING 0x0A
  61. #define PCI_CLASS_CODE_PROCESSOR 0x0B
  62. #define PCI_CLASS_CODE_SERIAL 0x0C
  63. #define PCI_CLASS_CODE_WIRELESS 0x0D
  64. #define PCI_CLASS_CODE_I2O 0x0E
  65. #define PCI_CLASS_CODE_SATELLITE 0x0F
  66. #define PCI_CLASS_CODE_CRYPTO 0x10
  67. #define PCI_CLASS_CODE_DATA 0x11
  68. /* Base Class 0x12 - 0xFE is reserved */
  69. #define PCI_CLASS_CODE_OTHER 0xFF
  70. #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */
  71. #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
  72. #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
  73. #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
  74. #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
  75. #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
  76. #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
  77. #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
  78. #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
  79. #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
  80. #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
  81. #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
  82. #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
  83. #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
  84. #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
  85. #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
  86. #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
  87. #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
  88. #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
  89. #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
  90. #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
  91. #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
  92. #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
  93. #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
  94. #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
  95. #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
  96. #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
  97. #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
  98. #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
  99. #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
  100. #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
  101. #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
  102. #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
  103. #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
  104. #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
  105. #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
  106. #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
  107. #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
  108. #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
  109. #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
  110. #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
  111. #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
  112. #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
  113. #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
  114. #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
  115. #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
  116. #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
  117. #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
  118. #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
  119. #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
  120. #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
  121. #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
  122. #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
  123. #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
  124. #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
  125. #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
  126. #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
  127. #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
  128. #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
  129. #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
  130. #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
  131. #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
  132. #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
  133. #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
  134. #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
  135. #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
  136. #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
  137. #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
  138. #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
  139. #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
  140. #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
  141. #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
  142. #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
  143. #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
  144. #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
  145. #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
  146. #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
  147. #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
  148. #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
  149. #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
  150. #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
  151. #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
  152. #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
  153. #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
  154. #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
  155. #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
  156. #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
  157. #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
  158. #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
  159. #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
  160. #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
  161. #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
  162. #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
  163. #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
  164. #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
  165. #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
  166. #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
  167. #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
  168. #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
  169. #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
  170. #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
  171. #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
  172. #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
  173. #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
  174. #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
  175. #define PCI_HEADER_TYPE 0x0e /* 8 bits */
  176. #define PCI_HEADER_TYPE_NORMAL 0
  177. #define PCI_HEADER_TYPE_BRIDGE 1
  178. #define PCI_HEADER_TYPE_CARDBUS 2
  179. #define PCI_BIST 0x0f /* 8 bits */
  180. #define PCI_BIST_CODE_MASK 0x0f /* Return result */
  181. #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
  182. #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
  183. /*
  184. * Base addresses specify locations in memory or I/O space.
  185. * Decoded size can be determined by writing a value of
  186. * 0xffffffff to the register, and reading it back. Only
  187. * 1 bits are decoded.
  188. */
  189. #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
  190. #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
  191. #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
  192. #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
  193. #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
  194. #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
  195. #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
  196. #define PCI_BASE_ADDRESS_SPACE_IO 0x01
  197. #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
  198. #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
  199. #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
  200. #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
  201. #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
  202. #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
  203. #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
  204. #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
  205. /* bit 1 is reserved if address_space = 1 */
  206. /* Header type 0 (normal devices) */
  207. #define PCI_CARDBUS_CIS 0x28
  208. #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
  209. #define PCI_SUBSYSTEM_ID 0x2e
  210. #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
  211. #define PCI_ROM_ADDRESS_ENABLE 0x01
  212. #define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
  213. #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
  214. /* 0x35-0x3b are reserved */
  215. #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
  216. #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
  217. #define PCI_MIN_GNT 0x3e /* 8 bits */
  218. #define PCI_MAX_LAT 0x3f /* 8 bits */
  219. /* Header type 1 (PCI-to-PCI bridges) */
  220. #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
  221. #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
  222. #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
  223. #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
  224. #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
  225. #define PCI_IO_LIMIT 0x1d
  226. #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
  227. #define PCI_IO_RANGE_TYPE_16 0x00
  228. #define PCI_IO_RANGE_TYPE_32 0x01
  229. #define PCI_IO_RANGE_MASK ~0x0f
  230. #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
  231. #define PCI_MEMORY_BASE 0x20 /* Memory range behind */
  232. #define PCI_MEMORY_LIMIT 0x22
  233. #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
  234. #define PCI_MEMORY_RANGE_MASK ~0x0f
  235. #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
  236. #define PCI_PREF_MEMORY_LIMIT 0x26
  237. #define PCI_PREF_RANGE_TYPE_MASK 0x0f
  238. #define PCI_PREF_RANGE_TYPE_32 0x00
  239. #define PCI_PREF_RANGE_TYPE_64 0x01
  240. #define PCI_PREF_RANGE_MASK ~0x0f
  241. #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
  242. #define PCI_PREF_LIMIT_UPPER32 0x2c
  243. #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
  244. #define PCI_IO_LIMIT_UPPER16 0x32
  245. /* 0x34 same as for htype 0 */
  246. /* 0x35-0x3b is reserved */
  247. #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
  248. /* 0x3c-0x3d are same as for htype 0 */
  249. #define PCI_BRIDGE_CONTROL 0x3e
  250. #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
  251. #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
  252. #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
  253. #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
  254. #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
  255. #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
  256. #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
  257. /* From 440ep */
  258. #define PCI_ERREN 0x48 /* Error Enable */
  259. #define PCI_ERRSTS 0x49 /* Error Status */
  260. #define PCI_BRDGOPT1 0x4A /* PCI Bridge Options 1 */
  261. #define PCI_PLBSESR0 0x4C /* PCI PLB Slave Error Syndrome 0 */
  262. #define PCI_PLBSESR1 0x50 /* PCI PLB Slave Error Syndrome 1 */
  263. #define PCI_PLBSEAR 0x54 /* PCI PLB Slave Error Address */
  264. #define PCI_CAPID 0x58 /* Capability Identifier */
  265. #define PCI_NEXTITEMPTR 0x59 /* Next Item Pointer */
  266. #define PCI_PMC 0x5A /* Power Management Capabilities */
  267. #define PCI_PMCSR 0x5C /* Power Management Control Status */
  268. #define PCI_PMCSRBSE 0x5E /* PMCSR PCI to PCI Bridge Support Extensions */
  269. #define PCI_BRDGOPT2 0x60 /* PCI Bridge Options 2 */
  270. #define PCI_PMSCRR 0x64 /* Power Management State Change Request Re. */
  271. /* Header type 2 (CardBus bridges) */
  272. #define PCI_CB_CAPABILITY_LIST 0x14
  273. /* 0x15 reserved */
  274. #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
  275. #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
  276. #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
  277. #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
  278. #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
  279. #define PCI_CB_MEMORY_BASE_0 0x1c
  280. #define PCI_CB_MEMORY_LIMIT_0 0x20
  281. #define PCI_CB_MEMORY_BASE_1 0x24
  282. #define PCI_CB_MEMORY_LIMIT_1 0x28
  283. #define PCI_CB_IO_BASE_0 0x2c
  284. #define PCI_CB_IO_BASE_0_HI 0x2e
  285. #define PCI_CB_IO_LIMIT_0 0x30
  286. #define PCI_CB_IO_LIMIT_0_HI 0x32
  287. #define PCI_CB_IO_BASE_1 0x34
  288. #define PCI_CB_IO_BASE_1_HI 0x36
  289. #define PCI_CB_IO_LIMIT_1 0x38
  290. #define PCI_CB_IO_LIMIT_1_HI 0x3a
  291. #define PCI_CB_IO_RANGE_MASK ~0x03
  292. /* 0x3c-0x3d are same as for htype 0 */
  293. #define PCI_CB_BRIDGE_CONTROL 0x3e
  294. #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
  295. #define PCI_CB_BRIDGE_CTL_SERR 0x02
  296. #define PCI_CB_BRIDGE_CTL_ISA 0x04
  297. #define PCI_CB_BRIDGE_CTL_VGA 0x08
  298. #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
  299. #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
  300. #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
  301. #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
  302. #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
  303. #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
  304. #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
  305. #define PCI_CB_SUBSYSTEM_ID 0x42
  306. #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
  307. /* 0x48-0x7f reserved */
  308. /* Capability lists */
  309. #define PCI_CAP_LIST_ID 0 /* Capability ID */
  310. #define PCI_CAP_ID_PM 0x01 /* Power Management */
  311. #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
  312. #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
  313. #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
  314. #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
  315. #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
  316. #define PCI_CAP_ID_EXP 0x10 /* PCI Express */
  317. #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
  318. #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
  319. #define PCI_CAP_SIZEOF 4
  320. /* Power Management Registers */
  321. #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
  322. #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
  323. #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */
  324. #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
  325. #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
  326. #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
  327. #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
  328. #define PCI_PM_CTRL 4 /* PM control and status register */
  329. #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
  330. #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
  331. #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
  332. #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
  333. #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
  334. #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
  335. #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
  336. #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
  337. #define PCI_PM_DATA_REGISTER 7 /* (??) */
  338. #define PCI_PM_SIZEOF 8
  339. /* AGP registers */
  340. #define PCI_AGP_VERSION 2 /* BCD version number */
  341. #define PCI_AGP_RFU 3 /* Rest of capability flags */
  342. #define PCI_AGP_STATUS 4 /* Status register */
  343. #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
  344. #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
  345. #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
  346. #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
  347. #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
  348. #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
  349. #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
  350. #define PCI_AGP_COMMAND 8 /* Control register */
  351. #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
  352. #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
  353. #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
  354. #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
  355. #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
  356. #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
  357. #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */
  358. #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */
  359. #define PCI_AGP_SIZEOF 12
  360. /* PCI-X registers */
  361. #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
  362. #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
  363. #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */
  364. #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */
  365. #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
  366. /* Slot Identification */
  367. #define PCI_SID_ESR 2 /* Expansion Slot Register */
  368. #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
  369. #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
  370. #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
  371. /* Message Signalled Interrupts registers */
  372. #define PCI_MSI_FLAGS 2 /* Various flags */
  373. #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
  374. #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
  375. #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
  376. #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
  377. #define PCI_MSI_RFU 3 /* Rest of capability flags */
  378. #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
  379. #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
  380. #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
  381. #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
  382. #define PCI_MAX_PCI_DEVICES 32
  383. #define PCI_MAX_PCI_FUNCTIONS 8
  384. #define PCI_FIND_CAP_TTL 0x48
  385. #define CAP_START_POS 0x40
  386. /* Include the ID list */
  387. #include <pci_ids.h>
  388. #ifndef __ASSEMBLY__
  389. #ifdef CONFIG_SYS_PCI_64BIT
  390. typedef u64 pci_addr_t;
  391. typedef u64 pci_size_t;
  392. #else
  393. typedef u32 pci_addr_t;
  394. typedef u32 pci_size_t;
  395. #endif
  396. struct pci_region {
  397. pci_addr_t bus_start; /* Start on the bus */
  398. phys_addr_t phys_start; /* Start in physical address space */
  399. pci_size_t size; /* Size */
  400. unsigned long flags; /* Resource flags */
  401. pci_addr_t bus_lower;
  402. };
  403. #define PCI_REGION_MEM 0x00000000 /* PCI memory space */
  404. #define PCI_REGION_IO 0x00000001 /* PCI IO space */
  405. #define PCI_REGION_TYPE 0x00000001
  406. #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */
  407. #define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */
  408. #define PCI_REGION_RO 0x00000200 /* Read-only memory */
  409. static inline void pci_set_region(struct pci_region *reg,
  410. pci_addr_t bus_start,
  411. phys_addr_t phys_start,
  412. pci_size_t size,
  413. unsigned long flags) {
  414. reg->bus_start = bus_start;
  415. reg->phys_start = phys_start;
  416. reg->size = size;
  417. reg->flags = flags;
  418. }
  419. typedef int pci_dev_t;
  420. #define PCI_BUS(d) (((d) >> 16) & 0xff)
  421. #define PCI_DEV(d) (((d) >> 11) & 0x1f)
  422. #define PCI_FUNC(d) (((d) >> 8) & 0x7)
  423. #define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8)
  424. #define PCI_MASK_BUS(bdf) ((bdf) & 0xffff)
  425. #define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
  426. #define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f))
  427. #define PCI_VENDEV(v, d) (((v) << 16) | (d))
  428. #define PCI_ANY_ID (~0)
  429. struct pci_device_id {
  430. unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
  431. };
  432. struct pci_controller;
  433. struct pci_config_table {
  434. unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
  435. unsigned int class; /* Class ID, or PCI_ANY_ID */
  436. unsigned int bus; /* Bus number, or PCI_ANY_ID */
  437. unsigned int dev; /* Device number, or PCI_ANY_ID */
  438. unsigned int func; /* Function number, or PCI_ANY_ID */
  439. void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
  440. struct pci_config_table *);
  441. unsigned long priv[3];
  442. };
  443. extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
  444. struct pci_config_table *);
  445. extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
  446. struct pci_config_table *);
  447. #define MAX_PCI_REGIONS 7
  448. #define INDIRECT_TYPE_NO_PCIE_LINK 1
  449. /*
  450. * Structure of a PCI controller (host bridge)
  451. */
  452. struct pci_controller {
  453. #ifdef CONFIG_DM_PCI
  454. struct udevice *bus;
  455. struct udevice *ctlr;
  456. #else
  457. struct pci_controller *next;
  458. #endif
  459. int first_busno;
  460. int last_busno;
  461. volatile unsigned int *cfg_addr;
  462. volatile unsigned char *cfg_data;
  463. int indirect_type;
  464. /*
  465. * TODO(sjg@chromium.org): With driver model we use struct
  466. * pci_controller for both the controller and any bridge devices
  467. * attached to it. But there is only one region list and it is in the
  468. * top-level controller.
  469. *
  470. * This could be changed so that struct pci_controller is only used
  471. * for PCI controllers and a separate UCLASS (or perhaps
  472. * UCLASS_PCI_GENERIC) is used for bridges.
  473. */
  474. struct pci_region regions[MAX_PCI_REGIONS];
  475. int region_count;
  476. struct pci_config_table *config_table;
  477. void (*fixup_irq)(struct pci_controller *, pci_dev_t);
  478. #ifndef CONFIG_DM_PCI
  479. /* Low-level architecture-dependent routines */
  480. int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
  481. int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
  482. int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
  483. int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
  484. int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
  485. int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
  486. #endif
  487. /* Used by auto config */
  488. struct pci_region *pci_mem, *pci_io, *pci_prefetch;
  489. /* Used by ppc405 autoconfig*/
  490. struct pci_region *pci_fb;
  491. #ifndef CONFIG_DM_PCI
  492. int current_busno;
  493. void *priv_data;
  494. #endif
  495. };
  496. #ifndef CONFIG_DM_PCI
  497. static inline void pci_set_ops(struct pci_controller *hose,
  498. int (*read_byte)(struct pci_controller*,
  499. pci_dev_t, int where, u8 *),
  500. int (*read_word)(struct pci_controller*,
  501. pci_dev_t, int where, u16 *),
  502. int (*read_dword)(struct pci_controller*,
  503. pci_dev_t, int where, u32 *),
  504. int (*write_byte)(struct pci_controller*,
  505. pci_dev_t, int where, u8),
  506. int (*write_word)(struct pci_controller*,
  507. pci_dev_t, int where, u16),
  508. int (*write_dword)(struct pci_controller*,
  509. pci_dev_t, int where, u32)) {
  510. hose->read_byte = read_byte;
  511. hose->read_word = read_word;
  512. hose->read_dword = read_dword;
  513. hose->write_byte = write_byte;
  514. hose->write_word = write_word;
  515. hose->write_dword = write_dword;
  516. }
  517. #endif
  518. #ifdef CONFIG_PCI_INDIRECT_BRIDGE
  519. extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
  520. #endif
  521. extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
  522. pci_addr_t addr, unsigned long flags);
  523. extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
  524. phys_addr_t addr, unsigned long flags);
  525. #define pci_phys_to_bus(dev, addr, flags) \
  526. pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
  527. #define pci_bus_to_phys(dev, addr, flags) \
  528. pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
  529. #define pci_virt_to_bus(dev, addr, flags) \
  530. pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
  531. (virt_to_phys(addr)), (flags))
  532. #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
  533. map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
  534. (addr), (flags)), \
  535. (len), (map_flags))
  536. #define pci_phys_to_mem(dev, addr) \
  537. pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
  538. #define pci_mem_to_phys(dev, addr) \
  539. pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
  540. #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
  541. #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
  542. #define pci_virt_to_mem(dev, addr) \
  543. pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
  544. #define pci_mem_to_virt(dev, addr, len, map_flags) \
  545. pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
  546. #define pci_virt_to_io(dev, addr) \
  547. pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
  548. #define pci_io_to_virt(dev, addr, len, map_flags) \
  549. pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
  550. extern int pci_hose_read_config_byte(struct pci_controller *hose,
  551. pci_dev_t dev, int where, u8 *val);
  552. extern int pci_hose_read_config_word(struct pci_controller *hose,
  553. pci_dev_t dev, int where, u16 *val);
  554. extern int pci_hose_read_config_dword(struct pci_controller *hose,
  555. pci_dev_t dev, int where, u32 *val);
  556. extern int pci_hose_write_config_byte(struct pci_controller *hose,
  557. pci_dev_t dev, int where, u8 val);
  558. extern int pci_hose_write_config_word(struct pci_controller *hose,
  559. pci_dev_t dev, int where, u16 val);
  560. extern int pci_hose_write_config_dword(struct pci_controller *hose,
  561. pci_dev_t dev, int where, u32 val);
  562. #ifndef CONFIG_DM_PCI
  563. extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
  564. extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
  565. extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
  566. extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
  567. extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
  568. extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
  569. #endif
  570. extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
  571. pci_dev_t dev, int where, u8 *val);
  572. extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
  573. pci_dev_t dev, int where, u16 *val);
  574. extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
  575. pci_dev_t dev, int where, u8 val);
  576. extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
  577. pci_dev_t dev, int where, u16 val);
  578. extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
  579. extern void pci_register_hose(struct pci_controller* hose);
  580. extern struct pci_controller* pci_bus_to_hose(int bus);
  581. extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
  582. extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
  583. extern int pci_hose_scan(struct pci_controller *hose);
  584. extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
  585. extern void pciauto_region_init(struct pci_region* res);
  586. extern void pciauto_region_align(struct pci_region *res, pci_size_t size);
  587. extern int pciauto_region_allocate(struct pci_region* res, pci_size_t size, pci_addr_t *bar);
  588. extern void pciauto_setup_device(struct pci_controller *hose,
  589. pci_dev_t dev, int bars_num,
  590. struct pci_region *mem,
  591. struct pci_region *prefetch,
  592. struct pci_region *io);
  593. extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
  594. pci_dev_t dev, int sub_bus);
  595. extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
  596. pci_dev_t dev, int sub_bus);
  597. extern void pciauto_config_init(struct pci_controller *hose);
  598. extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
  599. extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
  600. extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
  601. pci_dev_t pci_find_class(unsigned int find_class, int index);
  602. extern int pci_hose_config_device(struct pci_controller *hose,
  603. pci_dev_t dev,
  604. unsigned long io,
  605. pci_addr_t mem,
  606. unsigned long command);
  607. extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
  608. int cap);
  609. extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
  610. u8 hdr_type);
  611. extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
  612. int cap);
  613. #ifdef CONFIG_PCI_FIXUP_DEV
  614. extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
  615. unsigned short vendor,
  616. unsigned short device,
  617. unsigned short class);
  618. #endif
  619. const char * pci_class_str(u8 class);
  620. int pci_last_busno(void);
  621. #ifdef CONFIG_MPC85xx
  622. extern void pci_mpc85xx_init (struct pci_controller *hose);
  623. #endif
  624. /**
  625. * pci_write_bar32() - Write the address of a BAR including control bits
  626. *
  627. * This writes a raw address (with control bits) to a bar
  628. *
  629. * @hose: PCI hose to use
  630. * @dev: PCI device to update
  631. * @barnum: BAR number (0-5)
  632. * @addr: BAR address with control bits
  633. */
  634. void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
  635. u32 addr_and_ctrl);
  636. /**
  637. * pci_read_bar32() - read the address of a bar
  638. *
  639. * @hose: PCI hose to use
  640. * @dev: PCI device to inspect
  641. * @barnum: BAR number (0-5)
  642. * @return address of the bar, masking out any control bits
  643. * */
  644. u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
  645. /**
  646. * pci_hose_find_devices() - Find devices by vendor/device ID
  647. *
  648. * @hose: PCI hose to search
  649. * @busnum: Bus number to search
  650. * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
  651. * @indexp: Pointer to device index to find. To find the first matching
  652. * device, pass 0; to find the second, pass 1, etc. This
  653. * parameter is decremented for each non-matching device so
  654. * can be called repeatedly.
  655. */
  656. pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
  657. struct pci_device_id *ids, int *indexp);
  658. /* Access sizes for PCI reads and writes */
  659. enum pci_size_t {
  660. PCI_SIZE_8,
  661. PCI_SIZE_16,
  662. PCI_SIZE_32,
  663. };
  664. struct udevice;
  665. #ifdef CONFIG_DM_PCI
  666. /**
  667. * struct pci_child_platdata - information stored about each PCI device
  668. *
  669. * Every device on a PCI bus has this per-child data.
  670. *
  671. * It can be accessed using dev_get_parentdata(dev) if dev->parent is a
  672. * PCI bus (i.e. UCLASS_PCI)
  673. *
  674. * @devfn: Encoded device and function index - see PCI_DEVFN()
  675. * @vendor: PCI vendor ID (see pci_ids.h)
  676. * @device: PCI device ID (see pci_ids.h)
  677. * @class: PCI class, 3 bytes: (base, sub, prog-if)
  678. */
  679. struct pci_child_platdata {
  680. int devfn;
  681. unsigned short vendor;
  682. unsigned short device;
  683. unsigned int class;
  684. };
  685. /* PCI bus operations */
  686. struct dm_pci_ops {
  687. /**
  688. * read_config() - Read a PCI configuration value
  689. *
  690. * PCI buses must support reading and writing configuration values
  691. * so that the bus can be scanned and its devices configured.
  692. *
  693. * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always.
  694. * If bridges exist it is possible to use the top-level bus to
  695. * access a sub-bus. In that case @bus will be the top-level bus
  696. * and PCI_BUS(bdf) will be a different (higher) value
  697. *
  698. * @bus: Bus to read from
  699. * @bdf: Bus, device and function to read
  700. * @offset: Byte offset within the device's configuration space
  701. * @valuep: Place to put the returned value
  702. * @size: Access size
  703. * @return 0 if OK, -ve on error
  704. */
  705. int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
  706. ulong *valuep, enum pci_size_t size);
  707. /**
  708. * write_config() - Write a PCI configuration value
  709. *
  710. * @bus: Bus to write to
  711. * @bdf: Bus, device and function to write
  712. * @offset: Byte offset within the device's configuration space
  713. * @value: Value to write
  714. * @size: Access size
  715. * @return 0 if OK, -ve on error
  716. */
  717. int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
  718. ulong value, enum pci_size_t size);
  719. };
  720. /* Get access to a PCI bus' operations */
  721. #define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops)
  722. /**
  723. * pci_bind_bus_devices() - scan a PCI bus and bind devices
  724. *
  725. * Scan a PCI bus looking for devices. Bind each one that is found. If
  726. * devices are already bound that match the scanned devices, just update the
  727. * child data so that the device can be used correctly (this happens when
  728. * the device tree describes devices we expect to see on the bus).
  729. *
  730. * Devices that are bound in this way will use a generic PCI driver which
  731. * does nothing. The device can still be accessed but will not provide any
  732. * driver interface.
  733. *
  734. * @bus: Bus containing devices to bind
  735. * @return 0 if OK, -ve on error
  736. */
  737. int pci_bind_bus_devices(struct udevice *bus);
  738. /**
  739. * pci_auto_config_devices() - configure bus devices ready for use
  740. *
  741. * This works through all devices on a bus by scanning the driver model
  742. * data structures (normally these have been set up by pci_bind_bus_devices()
  743. * earlier).
  744. *
  745. * Space is allocated for each PCI base address register (BAR) so that the
  746. * devices are mapped into memory and I/O space ready for use.
  747. *
  748. * @bus: Bus containing devices to bind
  749. * @return 0 if OK, -ve on error
  750. */
  751. int pci_auto_config_devices(struct udevice *bus);
  752. /**
  753. * pci_bus_find_bdf() - Find a device given its PCI bus address
  754. *
  755. * @bdf: PCI device address: bus, device and function -see PCI_BDF()
  756. * @devp: Returns the device for this address, if found
  757. * @return 0 if OK, -ENODEV if not found
  758. */
  759. int pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
  760. /**
  761. * pci_bus_find_devfn() - Find a device on a bus
  762. *
  763. * @find_devfn: PCI device address (device and function only)
  764. * @devp: Returns the device for this address, if found
  765. * @return 0 if OK, -ENODEV if not found
  766. */
  767. int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn,
  768. struct udevice **devp);
  769. /**
  770. * pci_get_ff() - Returns a mask for the given access size
  771. *
  772. * @size: Access size
  773. * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
  774. * PCI_SIZE_32
  775. */
  776. int pci_get_ff(enum pci_size_t size);
  777. /**
  778. * pci_bus_find_devices () - Find devices on a bus
  779. *
  780. * @bus: Bus to search
  781. * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
  782. * @indexp: Pointer to device index to find. To find the first matching
  783. * device, pass 0; to find the second, pass 1, etc. This
  784. * parameter is decremented for each non-matching device so
  785. * can be called repeatedly.
  786. * @devp: Returns matching device if found
  787. * @return 0 if found, -ENODEV if not
  788. */
  789. int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
  790. int *indexp, struct udevice **devp);
  791. /**
  792. * pci_find_device_id() - Find a device on any bus
  793. *
  794. * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
  795. * @index: Index number of device to find, 0 for the first match, 1 for
  796. * the second, etc.
  797. * @devp: Returns matching device if found
  798. * @return 0 if found, -ENODEV if not
  799. */
  800. int pci_find_device_id(struct pci_device_id *ids, int index,
  801. struct udevice **devp);
  802. /**
  803. * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
  804. *
  805. * This probes the given bus which causes it to be scanned for devices. The
  806. * devices will be bound but not probed.
  807. *
  808. * @hose specifies the PCI hose that will be used for the scan. This is
  809. * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
  810. * in @bdf, and is a subordinate bus reachable from @hose.
  811. *
  812. * @hose: PCI hose to scan
  813. * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number)
  814. * @return 0 if OK, -ve on error
  815. */
  816. int dm_pci_hose_probe_bus(struct pci_controller *hose, pci_dev_t bdf);
  817. /**
  818. * pci_bus_read_config() - Read a configuration value from a device
  819. *
  820. * TODO(sjg@chromium.org): We should be able to pass just a device and have
  821. * it do the right thing. It would be good to have that function also.
  822. *
  823. * @bus: Bus to read from
  824. * @bdf: PCI device address: bus, device and function -see PCI_BDF()
  825. * @valuep: Place to put the returned value
  826. * @size: Access size
  827. * @return 0 if OK, -ve on error
  828. */
  829. int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset,
  830. unsigned long *valuep, enum pci_size_t size);
  831. /**
  832. * pci_bus_write_config() - Write a configuration value to a device
  833. *
  834. * @bus: Bus to write from
  835. * @bdf: PCI device address: bus, device and function -see PCI_BDF()
  836. * @value: Value to write
  837. * @size: Access size
  838. * @return 0 if OK, -ve on error
  839. */
  840. int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
  841. unsigned long value, enum pci_size_t size);
  842. /*
  843. * The following functions provide access to the above without needing the
  844. * size parameter. We are trying to encourage the use of the 8/16/32-style
  845. * functions, rather than byte/word/dword. But both are supported.
  846. */
  847. int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
  848. /* Compatibility with old naming */
  849. static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
  850. u32 value)
  851. {
  852. return pci_write_config32(pcidev, offset, value);
  853. }
  854. int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
  855. /* Compatibility with old naming */
  856. static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
  857. u16 value)
  858. {
  859. return pci_write_config16(pcidev, offset, value);
  860. }
  861. int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
  862. /* Compatibility with old naming */
  863. static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
  864. u8 value)
  865. {
  866. return pci_write_config8(pcidev, offset, value);
  867. }
  868. int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
  869. /* Compatibility with old naming */
  870. static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
  871. u32 *valuep)
  872. {
  873. return pci_read_config32(pcidev, offset, valuep);
  874. }
  875. int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
  876. /* Compatibility with old naming */
  877. static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
  878. u16 *valuep)
  879. {
  880. return pci_read_config16(pcidev, offset, valuep);
  881. }
  882. int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
  883. /* Compatibility with old naming */
  884. static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
  885. u8 *valuep)
  886. {
  887. return pci_read_config8(pcidev, offset, valuep);
  888. }
  889. /**
  890. * struct dm_pci_emul_ops - PCI device emulator operations
  891. */
  892. struct dm_pci_emul_ops {
  893. /**
  894. * get_devfn(): Check which device and function this emulators
  895. *
  896. * @dev: device to check
  897. * @return the device and function this emulates, or -ve on error
  898. */
  899. int (*get_devfn)(struct udevice *dev);
  900. /**
  901. * read_config() - Read a PCI configuration value
  902. *
  903. * @dev: Emulated device to read from
  904. * @offset: Byte offset within the device's configuration space
  905. * @valuep: Place to put the returned value
  906. * @size: Access size
  907. * @return 0 if OK, -ve on error
  908. */
  909. int (*read_config)(struct udevice *dev, uint offset, ulong *valuep,
  910. enum pci_size_t size);
  911. /**
  912. * write_config() - Write a PCI configuration value
  913. *
  914. * @dev: Emulated device to write to
  915. * @offset: Byte offset within the device's configuration space
  916. * @value: Value to write
  917. * @size: Access size
  918. * @return 0 if OK, -ve on error
  919. */
  920. int (*write_config)(struct udevice *dev, uint offset, ulong value,
  921. enum pci_size_t size);
  922. /**
  923. * read_io() - Read a PCI I/O value
  924. *
  925. * @dev: Emulated device to read from
  926. * @addr: I/O address to read
  927. * @valuep: Place to put the returned value
  928. * @size: Access size
  929. * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
  930. * other -ve value on error
  931. */
  932. int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
  933. enum pci_size_t size);
  934. /**
  935. * write_io() - Write a PCI I/O value
  936. *
  937. * @dev: Emulated device to write from
  938. * @addr: I/O address to write
  939. * @value: Value to write
  940. * @size: Access size
  941. * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
  942. * other -ve value on error
  943. */
  944. int (*write_io)(struct udevice *dev, unsigned int addr,
  945. ulong value, enum pci_size_t size);
  946. /**
  947. * map_physmem() - Map a device into sandbox memory
  948. *
  949. * @dev: Emulated device to map
  950. * @addr: Memory address, normally corresponding to a PCI BAR.
  951. * The device should have been configured to have a BAR
  952. * at this address.
  953. * @lenp: On entry, the size of the area to map, On exit it is
  954. * updated to the size actually mapped, which may be less
  955. * if the device has less space
  956. * @ptrp: Returns a pointer to the mapped address. The device's
  957. * space can be accessed as @lenp bytes starting here
  958. * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
  959. * other -ve value on error
  960. */
  961. int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
  962. unsigned long *lenp, void **ptrp);
  963. /**
  964. * unmap_physmem() - undo a memory mapping
  965. *
  966. * This must be called after map_physmem() to undo the mapping.
  967. * Some devices can use this to check what has been written into
  968. * their mapped memory and perform an operations they require on it.
  969. * In this way, map/unmap can be used as a sort of handshake between
  970. * the emulated device and its users.
  971. *
  972. * @dev: Emuated device to unmap
  973. * @vaddr: Mapped memory address, as passed to map_physmem()
  974. * @len: Size of area mapped, as returned by map_physmem()
  975. * @return 0 if OK, -ve on error
  976. */
  977. int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
  978. unsigned long len);
  979. };
  980. /* Get access to a PCI device emulator's operations */
  981. #define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops)
  982. /**
  983. * sandbox_pci_get_emul() - Get the emulation device for a PCI device
  984. *
  985. * Searches for a suitable emulator for the given PCI bus device
  986. *
  987. * @bus: PCI bus to search
  988. * @find_devfn: PCI device and function address (PCI_DEVFN())
  989. * @emulp: Returns emulated device if found
  990. * @return 0 if found, -ENODEV if not found
  991. */
  992. int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn,
  993. struct udevice **emulp);
  994. #endif
  995. #endif /* __ASSEMBLY__ */
  996. #endif /* _PCI_H */