ddr.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * DDR Configuration for AM33xx devices.
  4. *
  5. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  6. */
  7. #include <asm/arch/cpu.h>
  8. #include <asm/arch/ddr_defs.h>
  9. #include <asm/arch/sys_proto.h>
  10. #include <asm/io.h>
  11. #include <asm/emif.h>
  12. /**
  13. * Base address for EMIF instances
  14. */
  15. static struct emif_reg_struct *emif_reg[2] = {
  16. (struct emif_reg_struct *)EMIF4_0_CFG_BASE,
  17. (struct emif_reg_struct *)EMIF4_1_CFG_BASE};
  18. /**
  19. * Base addresses for DDR PHY cmd/data regs
  20. */
  21. static struct ddr_cmd_regs *ddr_cmd_reg[2] = {
  22. (struct ddr_cmd_regs *)DDR_PHY_CMD_ADDR,
  23. (struct ddr_cmd_regs *)DDR_PHY_CMD_ADDR2};
  24. static struct ddr_data_regs *ddr_data_reg[2] = {
  25. (struct ddr_data_regs *)DDR_PHY_DATA_ADDR,
  26. (struct ddr_data_regs *)DDR_PHY_DATA_ADDR2};
  27. /**
  28. * Base address for ddr io control instances
  29. */
  30. static struct ddr_cmdtctrl *ioctrl_reg = {
  31. (struct ddr_cmdtctrl *)DDR_CONTROL_BASE_ADDR};
  32. static inline u32 get_mr(int nr, u32 cs, u32 mr_addr)
  33. {
  34. u32 mr;
  35. mr_addr |= cs << EMIF_REG_CS_SHIFT;
  36. writel(mr_addr, &emif_reg[nr]->emif_lpddr2_mode_reg_cfg);
  37. mr = readl(&emif_reg[nr]->emif_lpddr2_mode_reg_data);
  38. debug("get_mr: EMIF1 cs %d mr %08x val 0x%x\n", cs, mr_addr, mr);
  39. if (((mr & 0x0000ff00) >> 8) == (mr & 0xff) &&
  40. ((mr & 0x00ff0000) >> 16) == (mr & 0xff) &&
  41. ((mr & 0xff000000) >> 24) == (mr & 0xff))
  42. return mr & 0xff;
  43. else
  44. return mr;
  45. }
  46. static inline void set_mr(int nr, u32 cs, u32 mr_addr, u32 mr_val)
  47. {
  48. mr_addr |= cs << EMIF_REG_CS_SHIFT;
  49. writel(mr_addr, &emif_reg[nr]->emif_lpddr2_mode_reg_cfg);
  50. writel(mr_val, &emif_reg[nr]->emif_lpddr2_mode_reg_data);
  51. }
  52. static void configure_mr(int nr, u32 cs)
  53. {
  54. u32 mr_addr;
  55. while (get_mr(nr, cs, LPDDR2_MR0) & LPDDR2_MR0_DAI_MASK)
  56. ;
  57. set_mr(nr, cs, LPDDR2_MR10, 0x56);
  58. set_mr(nr, cs, LPDDR2_MR1, 0x43);
  59. set_mr(nr, cs, LPDDR2_MR2, 0x2);
  60. mr_addr = LPDDR2_MR2 | EMIF_REG_REFRESH_EN_MASK;
  61. set_mr(nr, cs, mr_addr, 0x2);
  62. }
  63. /*
  64. * Configure EMIF4D5 registers and MR registers For details about these magic
  65. * values please see the EMIF registers section of the TRM.
  66. */
  67. void config_sdram_emif4d5(const struct emif_regs *regs, int nr)
  68. {
  69. writel(0xA0, &emif_reg[nr]->emif_pwr_mgmt_ctrl);
  70. writel(0xA0, &emif_reg[nr]->emif_pwr_mgmt_ctrl_shdw);
  71. writel(regs->zq_config, &emif_reg[nr]->emif_zq_config);
  72. writel(regs->temp_alert_config, &emif_reg[nr]->emif_temp_alert_config);
  73. writel(regs->emif_rd_wr_lvl_rmp_win,
  74. &emif_reg[nr]->emif_rd_wr_lvl_rmp_win);
  75. writel(regs->emif_rd_wr_lvl_rmp_ctl,
  76. &emif_reg[nr]->emif_rd_wr_lvl_rmp_ctl);
  77. writel(regs->emif_rd_wr_lvl_ctl, &emif_reg[nr]->emif_rd_wr_lvl_ctl);
  78. writel(regs->emif_rd_wr_exec_thresh,
  79. &emif_reg[nr]->emif_rd_wr_exec_thresh);
  80. /*
  81. * for most SOCs these registers won't need to be changed so only
  82. * write to these registers if someone explicitly has set the
  83. * register's value.
  84. */
  85. if(regs->emif_cos_config) {
  86. writel(regs->emif_prio_class_serv_map, &emif_reg[nr]->emif_prio_class_serv_map);
  87. writel(regs->emif_connect_id_serv_1_map, &emif_reg[nr]->emif_connect_id_serv_1_map);
  88. writel(regs->emif_connect_id_serv_2_map, &emif_reg[nr]->emif_connect_id_serv_2_map);
  89. writel(regs->emif_cos_config, &emif_reg[nr]->emif_cos_config);
  90. }
  91. /*
  92. * Sequence to ensure that the PHY is in a known state prior to
  93. * startting hardware leveling. Also acts as to latch some state from
  94. * the EMIF into the PHY.
  95. */
  96. writel(0x2011, &emif_reg[nr]->emif_iodft_tlgc);
  97. writel(0x2411, &emif_reg[nr]->emif_iodft_tlgc);
  98. writel(0x2011, &emif_reg[nr]->emif_iodft_tlgc);
  99. clrbits_le32(&emif_reg[nr]->emif_sdram_ref_ctrl,
  100. EMIF_REG_INITREF_DIS_MASK);
  101. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  102. writel(regs->sdram_config, &cstat->secure_emif_sdram_config);
  103. /* Wait 1ms because of L3 timeout error */
  104. udelay(1000);
  105. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  106. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
  107. /* Perform hardware leveling for DDR3 */
  108. if (emif_sdram_type(regs->sdram_config) == EMIF_SDRAM_TYPE_DDR3) {
  109. writel(readl(&emif_reg[nr]->emif_ddr_ext_phy_ctrl_36) |
  110. 0x100, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_36);
  111. writel(readl(&emif_reg[nr]->emif_ddr_ext_phy_ctrl_36_shdw) |
  112. 0x100, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_36_shdw);
  113. writel(0x80000000, &emif_reg[nr]->emif_rd_wr_lvl_rmp_ctl);
  114. /* Enable read leveling */
  115. writel(0x80000000, &emif_reg[nr]->emif_rd_wr_lvl_ctl);
  116. /*
  117. * Enable full read and write leveling. Wait for read and write
  118. * leveling bit to clear RDWRLVLFULL_START bit 31
  119. */
  120. while ((readl(&emif_reg[nr]->emif_rd_wr_lvl_ctl) & 0x80000000)
  121. != 0)
  122. ;
  123. /* Check the timeout register to see if leveling is complete */
  124. if ((readl(&emif_reg[nr]->emif_status) & 0x70) != 0)
  125. puts("DDR3 H/W leveling incomplete with errors\n");
  126. } else {
  127. /* DDR2 */
  128. configure_mr(nr, 0);
  129. configure_mr(nr, 1);
  130. }
  131. }
  132. /**
  133. * Configure SDRAM
  134. */
  135. void config_sdram(const struct emif_regs *regs, int nr)
  136. {
  137. #ifdef CONFIG_TI816X
  138. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  139. writel(regs->emif_ddr_phy_ctlr_1, &emif_reg[nr]->emif_ddr_phy_ctrl_1);
  140. writel(regs->emif_ddr_phy_ctlr_1, &emif_reg[nr]->emif_ddr_phy_ctrl_1_shdw);
  141. writel(0x0000613B, &emif_reg[nr]->emif_sdram_ref_ctrl); /* initially a large refresh period */
  142. writel(0x1000613B, &emif_reg[nr]->emif_sdram_ref_ctrl); /* trigger initialization */
  143. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  144. #else
  145. if (regs->zq_config) {
  146. writel(regs->zq_config, &emif_reg[nr]->emif_zq_config);
  147. writel(regs->sdram_config, &cstat->secure_emif_sdram_config);
  148. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  149. /* Trigger initialization */
  150. writel(0x00003100, &emif_reg[nr]->emif_sdram_ref_ctrl);
  151. /* Wait 1ms because of L3 timeout error */
  152. udelay(1000);
  153. /* Write proper sdram_ref_cref_ctrl value */
  154. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  155. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
  156. }
  157. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
  158. writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
  159. writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
  160. /* Write REG_COS_COUNT_1, REG_COS_COUNT_2, and REG_PR_OLD_COUNT. */
  161. if (regs->ocp_config)
  162. writel(regs->ocp_config, &emif_reg[nr]->emif_l3_config);
  163. #endif
  164. }
  165. /**
  166. * Set SDRAM timings
  167. */
  168. void set_sdram_timings(const struct emif_regs *regs, int nr)
  169. {
  170. writel(regs->sdram_tim1, &emif_reg[nr]->emif_sdram_tim_1);
  171. writel(regs->sdram_tim1, &emif_reg[nr]->emif_sdram_tim_1_shdw);
  172. writel(regs->sdram_tim2, &emif_reg[nr]->emif_sdram_tim_2);
  173. writel(regs->sdram_tim2, &emif_reg[nr]->emif_sdram_tim_2_shdw);
  174. writel(regs->sdram_tim3, &emif_reg[nr]->emif_sdram_tim_3);
  175. writel(regs->sdram_tim3, &emif_reg[nr]->emif_sdram_tim_3_shdw);
  176. }
  177. /*
  178. * Configure EXT PHY registers for software leveling
  179. */
  180. static void ext_phy_settings_swlvl(const struct emif_regs *regs, int nr)
  181. {
  182. u32 *ext_phy_ctrl_base = 0;
  183. u32 *emif_ext_phy_ctrl_base = 0;
  184. __maybe_unused const u32 *ext_phy_ctrl_const_regs;
  185. u32 i = 0;
  186. __maybe_unused u32 size;
  187. ext_phy_ctrl_base = (u32 *)&(regs->emif_ddr_ext_phy_ctrl_1);
  188. emif_ext_phy_ctrl_base =
  189. (u32 *)&(emif_reg[nr]->emif_ddr_ext_phy_ctrl_1);
  190. /* Configure external phy control timing registers */
  191. for (i = 0; i < EMIF_EXT_PHY_CTRL_TIMING_REG; i++) {
  192. writel(*ext_phy_ctrl_base, emif_ext_phy_ctrl_base++);
  193. /* Update shadow registers */
  194. writel(*ext_phy_ctrl_base++, emif_ext_phy_ctrl_base++);
  195. }
  196. #ifdef CONFIG_AM43XX
  197. /*
  198. * External phy 6-24 registers do not change with ddr frequency.
  199. * These only need to be set on DDR2 on AM43xx.
  200. */
  201. emif_get_ext_phy_ctrl_const_regs(&ext_phy_ctrl_const_regs, &size);
  202. if (!size)
  203. return;
  204. for (i = 0; i < size; i++) {
  205. writel(ext_phy_ctrl_const_regs[i], emif_ext_phy_ctrl_base++);
  206. /* Update shadow registers */
  207. writel(ext_phy_ctrl_const_regs[i], emif_ext_phy_ctrl_base++);
  208. }
  209. #endif
  210. }
  211. /*
  212. * Configure EXT PHY registers for hardware leveling
  213. */
  214. static void ext_phy_settings_hwlvl(const struct emif_regs *regs, int nr)
  215. {
  216. /*
  217. * Enable hardware leveling on the EMIF. For details about these
  218. * magic values please see the EMIF registers section of the TRM.
  219. */
  220. writel(0x08020080, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_1);
  221. writel(0x08020080, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_1_shdw);
  222. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_22);
  223. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_22_shdw);
  224. writel(0x00600020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_23);
  225. writel(0x00600020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_23_shdw);
  226. writel(0x40010080, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_24);
  227. writel(0x40010080, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_24_shdw);
  228. writel(0x08102040, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_25);
  229. writel(0x08102040, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_25_shdw);
  230. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_26);
  231. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_26_shdw);
  232. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_27);
  233. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_27_shdw);
  234. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_28);
  235. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_28_shdw);
  236. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_29);
  237. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_29_shdw);
  238. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_30);
  239. writel(0x00200020, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_30_shdw);
  240. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_31);
  241. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_31_shdw);
  242. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_32);
  243. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_32_shdw);
  244. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_33);
  245. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_33_shdw);
  246. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_34);
  247. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_34_shdw);
  248. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_35);
  249. writel(0x00000000, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_35_shdw);
  250. writel(0x000000FF, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_36);
  251. writel(0x000000FF, &emif_reg[nr]->emif_ddr_ext_phy_ctrl_36_shdw);
  252. /*
  253. * Sequence to ensure that the PHY is again in a known state after
  254. * hardware leveling.
  255. */
  256. writel(0x2011, &emif_reg[nr]->emif_iodft_tlgc);
  257. writel(0x2411, &emif_reg[nr]->emif_iodft_tlgc);
  258. writel(0x2011, &emif_reg[nr]->emif_iodft_tlgc);
  259. }
  260. /**
  261. * Configure DDR PHY
  262. */
  263. void config_ddr_phy(const struct emif_regs *regs, int nr)
  264. {
  265. /*
  266. * Disable initialization and refreshes for now until we finish
  267. * programming EMIF regs and set time between rising edge of
  268. * DDR_RESET to rising edge of DDR_CKE to > 500us per memory spec.
  269. * We currently hardcode a value based on a max expected frequency
  270. * of 400MHz.
  271. */
  272. writel(EMIF_REG_INITREF_DIS_MASK | 0x3100,
  273. &emif_reg[nr]->emif_sdram_ref_ctrl);
  274. writel(regs->emif_ddr_phy_ctlr_1,
  275. &emif_reg[nr]->emif_ddr_phy_ctrl_1);
  276. writel(regs->emif_ddr_phy_ctlr_1,
  277. &emif_reg[nr]->emif_ddr_phy_ctrl_1_shdw);
  278. if (get_emif_rev((u32)emif_reg[nr]) == EMIF_4D5) {
  279. if (emif_sdram_type(regs->sdram_config) == EMIF_SDRAM_TYPE_DDR3)
  280. ext_phy_settings_hwlvl(regs, nr);
  281. else
  282. ext_phy_settings_swlvl(regs, nr);
  283. }
  284. }
  285. /**
  286. * Configure DDR CMD control registers
  287. */
  288. void config_cmd_ctrl(const struct cmd_control *cmd, int nr)
  289. {
  290. if (!cmd)
  291. return;
  292. writel(cmd->cmd0csratio, &ddr_cmd_reg[nr]->cm0csratio);
  293. writel(cmd->cmd0iclkout, &ddr_cmd_reg[nr]->cm0iclkout);
  294. writel(cmd->cmd1csratio, &ddr_cmd_reg[nr]->cm1csratio);
  295. writel(cmd->cmd1iclkout, &ddr_cmd_reg[nr]->cm1iclkout);
  296. writel(cmd->cmd2csratio, &ddr_cmd_reg[nr]->cm2csratio);
  297. writel(cmd->cmd2iclkout, &ddr_cmd_reg[nr]->cm2iclkout);
  298. }
  299. /**
  300. * Configure DDR DATA registers
  301. */
  302. void config_ddr_data(const struct ddr_data *data, int nr)
  303. {
  304. int i;
  305. if (!data)
  306. return;
  307. for (i = 0; i < DDR_DATA_REGS_NR; i++) {
  308. writel(data->datardsratio0,
  309. &(ddr_data_reg[nr]+i)->dt0rdsratio0);
  310. writel(data->datawdsratio0,
  311. &(ddr_data_reg[nr]+i)->dt0wdsratio0);
  312. writel(data->datawiratio0,
  313. &(ddr_data_reg[nr]+i)->dt0wiratio0);
  314. writel(data->datagiratio0,
  315. &(ddr_data_reg[nr]+i)->dt0giratio0);
  316. writel(data->datafwsratio0,
  317. &(ddr_data_reg[nr]+i)->dt0fwsratio0);
  318. writel(data->datawrsratio0,
  319. &(ddr_data_reg[nr]+i)->dt0wrsratio0);
  320. }
  321. }
  322. void config_io_ctrl(const struct ctrl_ioregs *ioregs)
  323. {
  324. if (!ioregs)
  325. return;
  326. writel(ioregs->cm0ioctl, &ioctrl_reg->cm0ioctl);
  327. writel(ioregs->cm1ioctl, &ioctrl_reg->cm1ioctl);
  328. writel(ioregs->cm2ioctl, &ioctrl_reg->cm2ioctl);
  329. writel(ioregs->dt0ioctl, &ioctrl_reg->dt0ioctl);
  330. writel(ioregs->dt1ioctl, &ioctrl_reg->dt1ioctl);
  331. #ifdef CONFIG_AM43XX
  332. writel(ioregs->dt2ioctrl, &ioctrl_reg->dt2ioctrl);
  333. writel(ioregs->dt3ioctrl, &ioctrl_reg->dt3ioctrl);
  334. writel(ioregs->emif_sdram_config_ext,
  335. &ioctrl_reg->emif_sdram_config_ext);
  336. #endif
  337. }