sdram.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /*
  2. * Copyright Altera Corporation (C) 2014-2015
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <errno.h>
  8. #include <div64.h>
  9. #include <watchdog.h>
  10. #include <asm/arch/fpga_manager.h>
  11. #include <asm/arch/sdram.h>
  12. #include <asm/arch/system_manager.h>
  13. #include <asm/io.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. struct sdram_prot_rule {
  16. u32 sdram_start; /* SDRAM start address */
  17. u32 sdram_end; /* SDRAM end address */
  18. u32 rule; /* SDRAM protection rule number: 0-19 */
  19. int valid; /* Rule valid or not? 1 - valid, 0 not*/
  20. u32 security;
  21. u32 portmask;
  22. u32 result;
  23. u32 lo_prot_id;
  24. u32 hi_prot_id;
  25. };
  26. static struct socfpga_system_manager *sysmgr_regs =
  27. (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
  28. static struct socfpga_sdr_ctrl *sdr_ctrl =
  29. (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
  30. /**
  31. * get_errata_rows() - Up the number of DRAM rows to cover entire address space
  32. * @cfg: SDRAM controller configuration data
  33. *
  34. * SDRAM Failure happens when accessing non-existent memory. Artificially
  35. * increase the number of rows so that the memory controller thinks it has
  36. * 4GB of RAM. This function returns such amount of rows.
  37. */
  38. static int get_errata_rows(const struct socfpga_sdram_config *cfg)
  39. {
  40. /* Define constant for 4G memory - used for SDRAM errata workaround */
  41. #define MEMSIZE_4G (4ULL * 1024ULL * 1024ULL * 1024ULL)
  42. const unsigned long long memsize = MEMSIZE_4G;
  43. const unsigned int cs =
  44. ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
  45. SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
  46. const unsigned int rows =
  47. (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
  48. SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
  49. const unsigned int banks =
  50. (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK) >>
  51. SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB;
  52. const unsigned int cols =
  53. (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK) >>
  54. SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB;
  55. const unsigned int width = 8;
  56. unsigned long long newrows;
  57. int bits, inewrowslog2;
  58. debug("workaround rows - memsize %lld\n", memsize);
  59. debug("workaround rows - cs %d\n", cs);
  60. debug("workaround rows - width %d\n", width);
  61. debug("workaround rows - rows %d\n", rows);
  62. debug("workaround rows - banks %d\n", banks);
  63. debug("workaround rows - cols %d\n", cols);
  64. newrows = lldiv(memsize, cs * (width / 8));
  65. debug("rows workaround - term1 %lld\n", newrows);
  66. newrows = lldiv(newrows, (1 << banks) * (1 << cols));
  67. debug("rows workaround - term2 %lld\n", newrows);
  68. /*
  69. * Compute the hamming weight - same as number of bits set.
  70. * Need to see if result is ordinal power of 2 before
  71. * attempting log2 of result.
  72. */
  73. bits = generic_hweight32(newrows);
  74. debug("rows workaround - bits %d\n", bits);
  75. if (bits != 1) {
  76. printf("SDRAM workaround failed, bits set %d\n", bits);
  77. return rows;
  78. }
  79. if (newrows > UINT_MAX) {
  80. printf("SDRAM workaround rangecheck failed, %lld\n", newrows);
  81. return rows;
  82. }
  83. inewrowslog2 = __ilog2(newrows);
  84. debug("rows workaround - ilog2 %d, %lld\n", inewrowslog2, newrows);
  85. if (inewrowslog2 == -1) {
  86. printf("SDRAM workaround failed, newrows %lld\n", newrows);
  87. return rows;
  88. }
  89. return inewrowslog2;
  90. }
  91. /* SDRAM protection rules vary from 0-19, a total of 20 rules. */
  92. static void sdram_set_rule(struct sdram_prot_rule *prule)
  93. {
  94. u32 lo_addr_bits;
  95. u32 hi_addr_bits;
  96. int ruleno = prule->rule;
  97. /* Select the rule */
  98. writel(ruleno, &sdr_ctrl->prot_rule_rdwr);
  99. /* Obtain the address bits */
  100. lo_addr_bits = prule->sdram_start >> 20ULL;
  101. hi_addr_bits = prule->sdram_end >> 20ULL;
  102. debug("sdram set rule start %x, %d\n", lo_addr_bits,
  103. prule->sdram_start);
  104. debug("sdram set rule end %x, %d\n", hi_addr_bits,
  105. prule->sdram_end);
  106. /* Set rule addresses */
  107. writel(lo_addr_bits | (hi_addr_bits << 12), &sdr_ctrl->prot_rule_addr);
  108. /* Set rule protection ids */
  109. writel(prule->lo_prot_id | (prule->hi_prot_id << 12),
  110. &sdr_ctrl->prot_rule_id);
  111. /* Set the rule data */
  112. writel(prule->security | (prule->valid << 2) |
  113. (prule->portmask << 3) | (prule->result << 13),
  114. &sdr_ctrl->prot_rule_data);
  115. /* write the rule */
  116. writel(ruleno | (1 << 5), &sdr_ctrl->prot_rule_rdwr);
  117. /* Set rule number to 0 by default */
  118. writel(0, &sdr_ctrl->prot_rule_rdwr);
  119. }
  120. static void sdram_get_rule(struct sdram_prot_rule *prule)
  121. {
  122. u32 addr;
  123. u32 id;
  124. u32 data;
  125. int ruleno = prule->rule;
  126. /* Read the rule */
  127. writel(ruleno, &sdr_ctrl->prot_rule_rdwr);
  128. writel(ruleno | (1 << 6), &sdr_ctrl->prot_rule_rdwr);
  129. /* Get the addresses */
  130. addr = readl(&sdr_ctrl->prot_rule_addr);
  131. prule->sdram_start = (addr & 0xFFF) << 20;
  132. prule->sdram_end = ((addr >> 12) & 0xFFF) << 20;
  133. /* Get the configured protection IDs */
  134. id = readl(&sdr_ctrl->prot_rule_id);
  135. prule->lo_prot_id = id & 0xFFF;
  136. prule->hi_prot_id = (id >> 12) & 0xFFF;
  137. /* Get protection data */
  138. data = readl(&sdr_ctrl->prot_rule_data);
  139. prule->security = data & 0x3;
  140. prule->valid = (data >> 2) & 0x1;
  141. prule->portmask = (data >> 3) & 0x3FF;
  142. prule->result = (data >> 13) & 0x1;
  143. }
  144. static void
  145. sdram_set_protection_config(const u32 sdram_start, const u32 sdram_end)
  146. {
  147. struct sdram_prot_rule rule;
  148. int rules;
  149. /* Start with accepting all SDRAM transaction */
  150. writel(0x0, &sdr_ctrl->protport_default);
  151. /* Clear all protection rules for warm boot case */
  152. memset(&rule, 0, sizeof(rule));
  153. for (rules = 0; rules < 20; rules++) {
  154. rule.rule = rules;
  155. sdram_set_rule(&rule);
  156. }
  157. /* new rule: accept SDRAM */
  158. rule.sdram_start = sdram_start;
  159. rule.sdram_end = sdram_end;
  160. rule.lo_prot_id = 0x0;
  161. rule.hi_prot_id = 0xFFF;
  162. rule.portmask = 0x3FF;
  163. rule.security = 0x3;
  164. rule.result = 0;
  165. rule.valid = 1;
  166. rule.rule = 0;
  167. /* set new rule */
  168. sdram_set_rule(&rule);
  169. /* default rule: reject everything */
  170. writel(0x3ff, &sdr_ctrl->protport_default);
  171. }
  172. static void sdram_dump_protection_config(void)
  173. {
  174. struct sdram_prot_rule rule;
  175. int rules;
  176. debug("SDRAM Prot rule, default %x\n",
  177. readl(&sdr_ctrl->protport_default));
  178. for (rules = 0; rules < 20; rules++) {
  179. sdram_get_rule(&rule);
  180. debug("Rule %d, rules ...\n", rules);
  181. debug(" sdram start %x\n", rule.sdram_start);
  182. debug(" sdram end %x\n", rule.sdram_end);
  183. debug(" low prot id %d, hi prot id %d\n",
  184. rule.lo_prot_id,
  185. rule.hi_prot_id);
  186. debug(" portmask %x\n", rule.portmask);
  187. debug(" security %d\n", rule.security);
  188. debug(" result %d\n", rule.result);
  189. debug(" valid %d\n", rule.valid);
  190. }
  191. }
  192. /**
  193. * sdram_write_verify() - write to register and verify the write.
  194. * @addr: Register address
  195. * @val: Value to be written and verified
  196. *
  197. * This function writes to a register, reads back the value and compares
  198. * the result with the written value to check if the data match.
  199. */
  200. static unsigned sdram_write_verify(const u32 *addr, const u32 val)
  201. {
  202. u32 rval;
  203. debug(" Write - Address 0x%p Data 0x%08x\n", addr, val);
  204. writel(val, addr);
  205. debug(" Read and verify...");
  206. rval = readl(addr);
  207. if (rval != val) {
  208. debug("FAIL - Address 0x%p Expected 0x%08x Data 0x%08x\n",
  209. addr, val, rval);
  210. return -EINVAL;
  211. }
  212. debug("correct!\n");
  213. return 0;
  214. }
  215. /**
  216. * sdr_get_ctrlcfg() - Get the value of DRAM CTRLCFG register
  217. * @cfg: SDRAM controller configuration data
  218. *
  219. * Return the value of DRAM CTRLCFG register.
  220. */
  221. static u32 sdr_get_ctrlcfg(const struct socfpga_sdram_config *cfg)
  222. {
  223. const u32 csbits =
  224. ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
  225. SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
  226. u32 addrorder =
  227. (cfg->ctrl_cfg & SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK) >>
  228. SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB;
  229. u32 ctrl_cfg = cfg->ctrl_cfg;
  230. /*
  231. * SDRAM Failure When Accessing Non-Existent Memory
  232. * Set the addrorder field of the SDRAM control register
  233. * based on the CSBITs setting.
  234. */
  235. if (csbits == 1) {
  236. if (addrorder != 0)
  237. debug("INFO: Changing address order to 0 (chip, row, bank, column)\n");
  238. addrorder = 0;
  239. } else if (csbits == 2) {
  240. if (addrorder != 2)
  241. debug("INFO: Changing address order to 2 (row, chip, bank, column)\n");
  242. addrorder = 2;
  243. }
  244. ctrl_cfg &= ~SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK;
  245. ctrl_cfg |= addrorder << SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB;
  246. return ctrl_cfg;
  247. }
  248. /**
  249. * sdr_get_addr_rw() - Get the value of DRAM ADDRW register
  250. * @cfg: SDRAM controller configuration data
  251. *
  252. * Return the value of DRAM ADDRW register.
  253. */
  254. static u32 sdr_get_addr_rw(const struct socfpga_sdram_config *cfg)
  255. {
  256. /*
  257. * SDRAM Failure When Accessing Non-Existent Memory
  258. * Set SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB to
  259. * log2(number of chip select bits). Since there's only
  260. * 1 or 2 chip selects, log2(1) => 0, and log2(2) => 1,
  261. * which is the same as "chip selects" - 1.
  262. */
  263. const int rows = get_errata_rows(cfg);
  264. u32 dram_addrw = cfg->dram_addrw & ~SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK;
  265. return dram_addrw | (rows << SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB);
  266. }
  267. /**
  268. * sdr_load_regs() - Load SDRAM controller registers
  269. * @cfg: SDRAM controller configuration data
  270. *
  271. * This function loads the register values into the SDRAM controller block.
  272. */
  273. static void sdr_load_regs(const struct socfpga_sdram_config *cfg)
  274. {
  275. const u32 ctrl_cfg = sdr_get_ctrlcfg(cfg);
  276. const u32 dram_addrw = sdr_get_addr_rw(cfg);
  277. debug("\nConfiguring CTRLCFG\n");
  278. writel(ctrl_cfg, &sdr_ctrl->ctrl_cfg);
  279. debug("Configuring DRAMTIMING1\n");
  280. writel(cfg->dram_timing1, &sdr_ctrl->dram_timing1);
  281. debug("Configuring DRAMTIMING2\n");
  282. writel(cfg->dram_timing2, &sdr_ctrl->dram_timing2);
  283. debug("Configuring DRAMTIMING3\n");
  284. writel(cfg->dram_timing3, &sdr_ctrl->dram_timing3);
  285. debug("Configuring DRAMTIMING4\n");
  286. writel(cfg->dram_timing4, &sdr_ctrl->dram_timing4);
  287. debug("Configuring LOWPWRTIMING\n");
  288. writel(cfg->lowpwr_timing, &sdr_ctrl->lowpwr_timing);
  289. debug("Configuring DRAMADDRW\n");
  290. writel(dram_addrw, &sdr_ctrl->dram_addrw);
  291. debug("Configuring DRAMIFWIDTH\n");
  292. writel(cfg->dram_if_width, &sdr_ctrl->dram_if_width);
  293. debug("Configuring DRAMDEVWIDTH\n");
  294. writel(cfg->dram_dev_width, &sdr_ctrl->dram_dev_width);
  295. debug("Configuring LOWPWREQ\n");
  296. writel(cfg->lowpwr_eq, &sdr_ctrl->lowpwr_eq);
  297. debug("Configuring DRAMINTR\n");
  298. writel(cfg->dram_intr, &sdr_ctrl->dram_intr);
  299. debug("Configuring STATICCFG\n");
  300. writel(cfg->static_cfg, &sdr_ctrl->static_cfg);
  301. debug("Configuring CTRLWIDTH\n");
  302. writel(cfg->ctrl_width, &sdr_ctrl->ctrl_width);
  303. debug("Configuring PORTCFG\n");
  304. writel(cfg->port_cfg, &sdr_ctrl->port_cfg);
  305. debug("Configuring FIFOCFG\n");
  306. writel(cfg->fifo_cfg, &sdr_ctrl->fifo_cfg);
  307. debug("Configuring MPPRIORITY\n");
  308. writel(cfg->mp_priority, &sdr_ctrl->mp_priority);
  309. debug("Configuring MPWEIGHT_MPWEIGHT_0\n");
  310. writel(cfg->mp_weight0, &sdr_ctrl->mp_weight0);
  311. writel(cfg->mp_weight1, &sdr_ctrl->mp_weight1);
  312. writel(cfg->mp_weight2, &sdr_ctrl->mp_weight2);
  313. writel(cfg->mp_weight3, &sdr_ctrl->mp_weight3);
  314. debug("Configuring MPPACING_MPPACING_0\n");
  315. writel(cfg->mp_pacing0, &sdr_ctrl->mp_pacing0);
  316. writel(cfg->mp_pacing1, &sdr_ctrl->mp_pacing1);
  317. writel(cfg->mp_pacing2, &sdr_ctrl->mp_pacing2);
  318. writel(cfg->mp_pacing3, &sdr_ctrl->mp_pacing3);
  319. debug("Configuring MPTHRESHOLDRST_MPTHRESHOLDRST_0\n");
  320. writel(cfg->mp_threshold0, &sdr_ctrl->mp_threshold0);
  321. writel(cfg->mp_threshold1, &sdr_ctrl->mp_threshold1);
  322. writel(cfg->mp_threshold2, &sdr_ctrl->mp_threshold2);
  323. debug("Configuring PHYCTRL_PHYCTRL_0\n");
  324. writel(cfg->phy_ctrl0, &sdr_ctrl->phy_ctrl0);
  325. debug("Configuring CPORTWIDTH\n");
  326. writel(cfg->cport_width, &sdr_ctrl->cport_width);
  327. debug("Configuring CPORTWMAP\n");
  328. writel(cfg->cport_wmap, &sdr_ctrl->cport_wmap);
  329. debug("Configuring CPORTRMAP\n");
  330. writel(cfg->cport_rmap, &sdr_ctrl->cport_rmap);
  331. debug("Configuring RFIFOCMAP\n");
  332. writel(cfg->rfifo_cmap, &sdr_ctrl->rfifo_cmap);
  333. debug("Configuring WFIFOCMAP\n");
  334. writel(cfg->wfifo_cmap, &sdr_ctrl->wfifo_cmap);
  335. debug("Configuring CPORTRDWR\n");
  336. writel(cfg->cport_rdwr, &sdr_ctrl->cport_rdwr);
  337. debug("Configuring DRAMODT\n");
  338. writel(cfg->dram_odt, &sdr_ctrl->dram_odt);
  339. }
  340. /**
  341. * sdram_mmr_init_full() - Function to initialize SDRAM MMR
  342. * @sdr_phy_reg: Value of the PHY control register 0
  343. *
  344. * Initialize the SDRAM MMR.
  345. */
  346. int sdram_mmr_init_full(unsigned int sdr_phy_reg)
  347. {
  348. const struct socfpga_sdram_config *cfg = socfpga_get_sdram_config();
  349. const unsigned int rows =
  350. (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
  351. SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
  352. int ret;
  353. writel(rows, &sysmgr_regs->iswgrp_handoff[4]);
  354. sdr_load_regs(cfg);
  355. /* saving this value to SYSMGR.ISWGRP.HANDOFF.FPGA2SDR */
  356. writel(cfg->fpgaport_rst, &sysmgr_regs->iswgrp_handoff[3]);
  357. /* only enable if the FPGA is programmed */
  358. if (fpgamgr_test_fpga_ready()) {
  359. ret = sdram_write_verify(&sdr_ctrl->fpgaport_rst,
  360. cfg->fpgaport_rst);
  361. if (ret)
  362. return ret;
  363. }
  364. /* Restore the SDR PHY Register if valid */
  365. if (sdr_phy_reg != 0xffffffff)
  366. writel(sdr_phy_reg, &sdr_ctrl->phy_ctrl0);
  367. /* Final step - apply configuration changes */
  368. debug("Configuring STATICCFG\n");
  369. clrsetbits_le32(&sdr_ctrl->static_cfg,
  370. SDR_CTRLGRP_STATICCFG_APPLYCFG_MASK,
  371. 1 << SDR_CTRLGRP_STATICCFG_APPLYCFG_LSB);
  372. sdram_set_protection_config(0, sdram_calculate_size() - 1);
  373. sdram_dump_protection_config();
  374. return 0;
  375. }
  376. /**
  377. * sdram_calculate_size() - Calculate SDRAM size
  378. *
  379. * Calculate SDRAM device size based on SDRAM controller parameters.
  380. * Size is specified in bytes.
  381. */
  382. unsigned long sdram_calculate_size(void)
  383. {
  384. unsigned long temp;
  385. unsigned long row, bank, col, cs, width;
  386. const struct socfpga_sdram_config *cfg = socfpga_get_sdram_config();
  387. const unsigned int csbits =
  388. ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
  389. SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
  390. const unsigned int rowbits =
  391. (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
  392. SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
  393. temp = readl(&sdr_ctrl->dram_addrw);
  394. col = (temp & SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK) >>
  395. SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB;
  396. /*
  397. * SDRAM Failure When Accessing Non-Existent Memory
  398. * Use ROWBITS from Quartus/QSys to calculate SDRAM size
  399. * since the FB specifies we modify ROWBITs to work around SDRAM
  400. * controller issue.
  401. */
  402. row = readl(&sysmgr_regs->iswgrp_handoff[4]);
  403. if (row == 0)
  404. row = rowbits;
  405. /*
  406. * If the stored handoff value for rows is greater than
  407. * the field width in the sdr.dramaddrw register then
  408. * something is very wrong. Revert to using the the #define
  409. * value handed off by the SOCEDS tool chain instead of
  410. * using a broken value.
  411. */
  412. if (row > 31)
  413. row = rowbits;
  414. bank = (temp & SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK) >>
  415. SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB;
  416. /*
  417. * SDRAM Failure When Accessing Non-Existent Memory
  418. * Use CSBITs from Quartus/QSys to calculate SDRAM size
  419. * since the FB specifies we modify CSBITs to work around SDRAM
  420. * controller issue.
  421. */
  422. cs = csbits;
  423. width = readl(&sdr_ctrl->dram_if_width);
  424. /* ECC would not be calculated as its not addressible */
  425. if (width == SDRAM_WIDTH_32BIT_WITH_ECC)
  426. width = 32;
  427. if (width == SDRAM_WIDTH_16BIT_WITH_ECC)
  428. width = 16;
  429. /* calculate the SDRAM size base on this info */
  430. temp = 1 << (row + bank + col);
  431. temp = temp * cs * (width / 8);
  432. debug("%s returns %ld\n", __func__, temp);
  433. return temp;
  434. }