12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201 |
- // SPDX-License-Identifier: GPL-2.0
- /*
- * R8A77990 processor support - PFC hardware block.
- *
- * Copyright (C) 2018 Renesas Electronics Corp.
- *
- * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7796.c
- *
- * R-Car Gen3 processor support - PFC hardware block.
- *
- * Copyright (C) 2015 Renesas Electronics Corporation
- */
- #include <common.h>
- #include <dm.h>
- #include <errno.h>
- #include <dm/pinctrl.h>
- #include <linux/kernel.h>
- #include "sh_pfc.h"
- #define CFG_FLAGS (SH_PFC_PIN_CFG_PULL_UP | \
- SH_PFC_PIN_CFG_PULL_DOWN)
- #define CPU_ALL_PORT(fn, sfx) \
- PORT_GP_18(0, fn, sfx), \
- PORT_GP_23(1, fn, sfx), \
- PORT_GP_26(2, fn, sfx), \
- PORT_GP_CFG_12(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
- PORT_GP_1(3, 12, fn, sfx), \
- PORT_GP_1(3, 13, fn, sfx), \
- PORT_GP_1(3, 14, fn, sfx), \
- PORT_GP_1(3, 15, fn, sfx), \
- PORT_GP_CFG_11(4, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
- PORT_GP_20(5, fn, sfx), \
- PORT_GP_18(6, fn, sfx)
- /*
- * F_() : just information
- * FM() : macro for FN_xxx / xxx_MARK
- */
- /* GPSR0 */
- #define GPSR0_17 F_(SDA4, IP7_27_24)
- #define GPSR0_16 F_(SCL4, IP7_23_20)
- #define GPSR0_15 F_(D15, IP7_19_16)
- #define GPSR0_14 F_(D14, IP7_15_12)
- #define GPSR0_13 F_(D13, IP7_11_8)
- #define GPSR0_12 F_(D12, IP7_7_4)
- #define GPSR0_11 F_(D11, IP7_3_0)
- #define GPSR0_10 F_(D10, IP6_31_28)
- #define GPSR0_9 F_(D9, IP6_27_24)
- #define GPSR0_8 F_(D8, IP6_23_20)
- #define GPSR0_7 F_(D7, IP6_19_16)
- #define GPSR0_6 F_(D6, IP6_15_12)
- #define GPSR0_5 F_(D5, IP6_11_8)
- #define GPSR0_4 F_(D4, IP6_7_4)
- #define GPSR0_3 F_(D3, IP6_3_0)
- #define GPSR0_2 F_(D2, IP5_31_28)
- #define GPSR0_1 F_(D1, IP5_27_24)
- #define GPSR0_0 F_(D0, IP5_23_20)
- /* GPSR1 */
- #define GPSR1_22 F_(WE0_N, IP5_19_16)
- #define GPSR1_21 F_(CS0_N, IP5_15_12)
- #define GPSR1_20 FM(CLKOUT)
- #define GPSR1_19 F_(A19, IP5_11_8)
- #define GPSR1_18 F_(A18, IP5_7_4)
- #define GPSR1_17 F_(A17, IP5_3_0)
- #define GPSR1_16 F_(A16, IP4_31_28)
- #define GPSR1_15 F_(A15, IP4_27_24)
- #define GPSR1_14 F_(A14, IP4_23_20)
- #define GPSR1_13 F_(A13, IP4_19_16)
- #define GPSR1_12 F_(A12, IP4_15_12)
- #define GPSR1_11 F_(A11, IP4_11_8)
- #define GPSR1_10 F_(A10, IP4_7_4)
- #define GPSR1_9 F_(A9, IP4_3_0)
- #define GPSR1_8 F_(A8, IP3_31_28)
- #define GPSR1_7 F_(A7, IP3_27_24)
- #define GPSR1_6 F_(A6, IP3_23_20)
- #define GPSR1_5 F_(A5, IP3_19_16)
- #define GPSR1_4 F_(A4, IP3_15_12)
- #define GPSR1_3 F_(A3, IP3_11_8)
- #define GPSR1_2 F_(A2, IP3_7_4)
- #define GPSR1_1 F_(A1, IP3_3_0)
- #define GPSR1_0 F_(A0, IP2_31_28)
- /* GPSR2 */
- #define GPSR2_25 F_(EX_WAIT0, IP2_27_24)
- #define GPSR2_24 F_(RD_WR_N, IP2_23_20)
- #define GPSR2_23 F_(RD_N, IP2_19_16)
- #define GPSR2_22 F_(BS_N, IP2_15_12)
- #define GPSR2_21 FM(AVB_PHY_INT)
- #define GPSR2_20 F_(AVB_TXCREFCLK, IP2_3_0)
- #define GPSR2_19 FM(AVB_RD3)
- #define GPSR2_18 F_(AVB_RD2, IP1_31_28)
- #define GPSR2_17 F_(AVB_RD1, IP1_27_24)
- #define GPSR2_16 F_(AVB_RD0, IP1_23_20)
- #define GPSR2_15 FM(AVB_RXC)
- #define GPSR2_14 FM(AVB_RX_CTL)
- #define GPSR2_13 F_(RPC_RESET_N, IP1_19_16)
- #define GPSR2_12 F_(RPC_INT_N, IP1_15_12)
- #define GPSR2_11 F_(QSPI1_SSL, IP1_11_8)
- #define GPSR2_10 F_(QSPI1_IO3, IP1_7_4)
- #define GPSR2_9 F_(QSPI1_IO2, IP1_3_0)
- #define GPSR2_8 F_(QSPI1_MISO_IO1, IP0_31_28)
- #define GPSR2_7 F_(QSPI1_MOSI_IO0, IP0_27_24)
- #define GPSR2_6 F_(QSPI1_SPCLK, IP0_23_20)
- #define GPSR2_5 FM(QSPI0_SSL)
- #define GPSR2_4 F_(QSPI0_IO3, IP0_19_16)
- #define GPSR2_3 F_(QSPI0_IO2, IP0_15_12)
- #define GPSR2_2 F_(QSPI0_MISO_IO1, IP0_11_8)
- #define GPSR2_1 F_(QSPI0_MOSI_IO0, IP0_7_4)
- #define GPSR2_0 F_(QSPI0_SPCLK, IP0_3_0)
- /* GPSR3 */
- #define GPSR3_15 F_(SD1_WP, IP11_7_4)
- #define GPSR3_14 F_(SD1_CD, IP11_3_0)
- #define GPSR3_13 F_(SD0_WP, IP10_31_28)
- #define GPSR3_12 F_(SD0_CD, IP10_27_24)
- #define GPSR3_11 F_(SD1_DAT3, IP9_11_8)
- #define GPSR3_10 F_(SD1_DAT2, IP9_7_4)
- #define GPSR3_9 F_(SD1_DAT1, IP9_3_0)
- #define GPSR3_8 F_(SD1_DAT0, IP8_31_28)
- #define GPSR3_7 F_(SD1_CMD, IP8_27_24)
- #define GPSR3_6 F_(SD1_CLK, IP8_23_20)
- #define GPSR3_5 F_(SD0_DAT3, IP8_19_16)
- #define GPSR3_4 F_(SD0_DAT2, IP8_15_12)
- #define GPSR3_3 F_(SD0_DAT1, IP8_11_8)
- #define GPSR3_2 F_(SD0_DAT0, IP8_7_4)
- #define GPSR3_1 F_(SD0_CMD, IP8_3_0)
- #define GPSR3_0 F_(SD0_CLK, IP7_31_28)
- /* GPSR4 */
- #define GPSR4_10 F_(SD3_DS, IP10_23_20)
- #define GPSR4_9 F_(SD3_DAT7, IP10_19_16)
- #define GPSR4_8 F_(SD3_DAT6, IP10_15_12)
- #define GPSR4_7 F_(SD3_DAT5, IP10_11_8)
- #define GPSR4_6 F_(SD3_DAT4, IP10_7_4)
- #define GPSR4_5 F_(SD3_DAT3, IP10_3_0)
- #define GPSR4_4 F_(SD3_DAT2, IP9_31_28)
- #define GPSR4_3 F_(SD3_DAT1, IP9_27_24)
- #define GPSR4_2 F_(SD3_DAT0, IP9_23_20)
- #define GPSR4_1 F_(SD3_CMD, IP9_19_16)
- #define GPSR4_0 F_(SD3_CLK, IP9_15_12)
- /* GPSR5 */
- #define GPSR5_19 F_(MLB_DAT, IP13_23_20)
- #define GPSR5_18 F_(MLB_SIG, IP13_19_16)
- #define GPSR5_17 F_(MLB_CLK, IP13_15_12)
- #define GPSR5_16 F_(SSI_SDATA9, IP13_11_8)
- #define GPSR5_15 F_(MSIOF0_SS2, IP13_7_4)
- #define GPSR5_14 F_(MSIOF0_SS1, IP13_3_0)
- #define GPSR5_13 F_(MSIOF0_SYNC, IP12_31_28)
- #define GPSR5_12 F_(MSIOF0_TXD, IP12_27_24)
- #define GPSR5_11 F_(MSIOF0_RXD, IP12_23_20)
- #define GPSR5_10 F_(MSIOF0_SCK, IP12_19_16)
- #define GPSR5_9 F_(RX2_A, IP12_15_12)
- #define GPSR5_8 F_(TX2_A, IP12_11_8)
- #define GPSR5_7 F_(SCK2_A, IP12_7_4)
- #define GPSR5_6 F_(TX1, IP12_3_0)
- #define GPSR5_5 F_(RX1, IP11_31_28)
- #define GPSR5_4 F_(RTS0_N_TANS_A, IP11_23_20)
- #define GPSR5_3 F_(CTS0_N_A, IP11_19_16)
- #define GPSR5_2 F_(TX0_A, IP11_15_12)
- #define GPSR5_1 F_(RX0_A, IP11_11_8)
- #define GPSR5_0 F_(SCK0_A, IP11_27_24)
- /* GPSR6 */
- #define GPSR6_17 F_(USB30_PWEN, IP15_27_24)
- #define GPSR6_16 F_(SSI_SDATA6, IP15_19_16)
- #define GPSR6_15 F_(SSI_WS6, IP15_15_12)
- #define GPSR6_14 F_(SSI_SCK6, IP15_11_8)
- #define GPSR6_13 F_(SSI_SDATA5, IP15_7_4)
- #define GPSR6_12 F_(SSI_WS5, IP15_3_0)
- #define GPSR6_11 F_(SSI_SCK5, IP14_31_28)
- #define GPSR6_10 F_(SSI_SDATA4, IP14_27_24)
- #define GPSR6_9 F_(USB30_OVC, IP15_31_28)
- #define GPSR6_8 F_(AUDIO_CLKA, IP15_23_20)
- #define GPSR6_7 F_(SSI_SDATA3, IP14_23_20)
- #define GPSR6_6 F_(SSI_WS349, IP14_19_16)
- #define GPSR6_5 F_(SSI_SCK349, IP14_15_12)
- #define GPSR6_4 F_(SSI_SDATA2, IP14_11_8)
- #define GPSR6_3 F_(SSI_SDATA1, IP14_7_4)
- #define GPSR6_2 F_(SSI_SDATA0, IP14_3_0)
- #define GPSR6_1 F_(SSI_WS01239, IP13_31_28)
- #define GPSR6_0 F_(SSI_SCK01239, IP13_27_24)
- /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
- #define IP0_3_0 FM(QSPI0_SPCLK) FM(HSCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP0_7_4 FM(QSPI0_MOSI_IO0) FM(HCTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP0_11_8 FM(QSPI0_MISO_IO1) FM(HRTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP0_15_12 FM(QSPI0_IO2) FM(HTX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP0_19_16 FM(QSPI0_IO3) FM(HRX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP0_23_20 FM(QSPI1_SPCLK) FM(RIF2_CLK_A) FM(HSCK4_B) FM(VI4_DATA0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP0_27_24 FM(QSPI1_MOSI_IO0) FM(RIF2_SYNC_A) FM(HTX4_B) FM(VI4_DATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP0_31_28 FM(QSPI1_MISO_IO1) FM(RIF2_D0_A) FM(HRX4_B) FM(VI4_DATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP1_3_0 FM(QSPI1_IO2) FM(RIF2_D1_A) FM(HTX3_C) FM(VI4_DATA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP1_7_4 FM(QSPI1_IO3) FM(RIF3_CLK_A) FM(HRX3_C) FM(VI4_DATA4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP1_11_8 FM(QSPI1_SSL) FM(RIF3_SYNC_A) FM(HSCK3_C) FM(VI4_DATA5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP1_15_12 FM(RPC_INT_N) FM(RIF3_D0_A) FM(HCTS3_N_C) FM(VI4_DATA6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP1_19_16 FM(RPC_RESET_N) FM(RIF3_D1_A) FM(HRTS3_N_C) FM(VI4_DATA7_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP1_23_20 FM(AVB_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP1_27_24 FM(AVB_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP1_31_28 FM(AVB_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP2_3_0 FM(AVB_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP2_7_4 FM(AVB_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP2_11_8 FM(AVB_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP2_15_12 FM(BS_N) FM(PWM0_A) FM(AVB_MAGIC) FM(VI4_CLK) F_(0, 0) FM(TX3_C) F_(0, 0) FM(VI5_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP2_19_16 FM(RD_N) FM(PWM1_A) FM(AVB_LINK) FM(VI4_FIELD) F_(0, 0) FM(RX3_C) FM(FSCLKST2_N_A) FM(VI5_DATA0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP2_23_20 FM(RD_WR_N) FM(SCL7_A) FM(AVB_AVTP_MATCH_A) FM(VI4_VSYNC_N) FM(TX5_B) FM(SCK3_C) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP2_27_24 FM(EX_WAIT0) FM(SDA7_A) FM(AVB_AVTP_CAPTURE_A) FM(VI4_HSYNC_N) FM(RX5_B) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP2_31_28 FM(A0) FM(IRQ0) FM(PWM2_A) FM(MSIOF3_SS1_B) FM(VI5_CLK_A) FM(DU_CDE) FM(HRX3_D) FM(IERX) FM(QSTB_QHE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP3_3_0 FM(A1) FM(IRQ1) FM(PWM3_A) FM(DU_DOTCLKIN1) FM(VI5_DATA0_A) FM(DU_DISP_CDE) FM(SDA6_B) FM(IETX) FM(QCPV_QDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP3_7_4 FM(A2) FM(IRQ2) FM(AVB_AVTP_PPS) FM(VI4_CLKENB) FM(VI5_DATA1_A) FM(DU_DISP) FM(SCL6_B) F_(0, 0) FM(QSTVB_QVE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP3_11_8 FM(A3) FM(CTS4_N_A) FM(PWM4_A) FM(VI4_DATA12) F_(0, 0) FM(DU_DOTCLKOUT0) FM(HTX3_D) FM(IECLK) FM(LCDOUT12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP3_15_12 FM(A4) FM(RTS4_N_TANS_A) FM(MSIOF3_SYNC_B) FM(VI4_DATA8) FM(PWM2_B) FM(DU_DG4) FM(RIF2_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP3_19_16 FM(A5) FM(SCK4_A) FM(MSIOF3_SCK_B) FM(VI4_DATA9) FM(PWM3_B) F_(0, 0) FM(RIF2_SYNC_B) F_(0, 0) FM(QPOLA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP3_23_20 FM(A6) FM(RX4_A) FM(MSIOF3_RXD_B) FM(VI4_DATA10) F_(0, 0) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP3_27_24 FM(A7) FM(TX4_A) FM(MSIOF3_TXD_B) FM(VI4_DATA11) F_(0, 0) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP3_31_28 FM(A8) FM(SDA6_A) FM(RX3_B) FM(HRX4_C) FM(VI5_HSYNC_N_A) FM(DU_HSYNC) FM(VI4_DATA0_B) F_(0, 0) FM(QSTH_QHS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
- #define IP4_3_0 FM(A9) FM(TX5_A) FM(IRQ3) FM(VI4_DATA16) FM(VI5_VSYNC_N_A) FM(DU_DG7) F_(0, 0) F_(0, 0) FM(LCDOUT15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP4_7_4 FM(A10) FM(IRQ4) FM(MSIOF2_SYNC_B) FM(VI4_DATA13) FM(VI5_FIELD_A) FM(DU_DG5) FM(FSCLKST2_N_B) F_(0, 0) FM(LCDOUT13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP4_11_8 FM(A11) FM(SCL6_A) FM(TX3_B) FM(HTX4_C) F_(0, 0) FM(DU_VSYNC) FM(VI4_DATA1_B) F_(0, 0) FM(QSTVA_QVS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP4_15_12 FM(A12) FM(RX5_A) FM(MSIOF2_SS2_B) FM(VI4_DATA17) FM(VI5_DATA3_A) FM(DU_DG6) F_(0, 0) F_(0, 0) FM(LCDOUT14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP4_19_16 FM(A13) FM(SCK5_A) FM(MSIOF2_SCK_B) FM(VI4_DATA14) FM(HRX4_D) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(LCDOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP4_23_20 FM(A14) FM(MSIOF1_SS1) FM(MSIOF2_RXD_B) FM(VI4_DATA15) FM(HTX4_D) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(LCDOUT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP4_27_24 FM(A15) FM(MSIOF1_SS2) FM(MSIOF2_TXD_B) FM(VI4_DATA18) FM(VI5_DATA4_A) FM(DU_DB4) F_(0, 0) F_(0, 0) FM(LCDOUT4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP4_31_28 FM(A16) FM(MSIOF1_SYNC) FM(MSIOF2_SS1_B) FM(VI4_DATA19) FM(VI5_DATA5_A) FM(DU_DB5) F_(0, 0) F_(0, 0) FM(LCDOUT5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP5_3_0 FM(A17) FM(MSIOF1_RXD) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA6_A) FM(DU_DB6) F_(0, 0) F_(0, 0) FM(LCDOUT6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP5_7_4 FM(A18) FM(MSIOF1_TXD) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA7_A) FM(DU_DB0) F_(0, 0) FM(HRX4_E) FM(LCDOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP5_11_8 FM(A19) FM(MSIOF1_SCK) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA2_A) FM(DU_DB1) F_(0, 0) FM(HTX4_E) FM(LCDOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP5_15_12 FM(CS0_N) FM(SCL5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR0) FM(VI4_DATA2_B) F_(0, 0) FM(LCDOUT16) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP5_19_16 FM(WE0_N) FM(SDA5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR1) FM(VI4_DATA3_B) F_(0, 0) FM(LCDOUT17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP5_23_20 FM(D0) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR2) FM(CTS4_N_C) F_(0, 0) FM(LCDOUT18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP5_27_24 FM(D1) FM(MSIOF3_SYNC_A) FM(SCK3_A) FM(VI4_DATA23) FM(VI5_CLKENB_A) FM(DU_DB7) FM(RTS4_N_TANS_C) F_(0, 0) FM(LCDOUT7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP5_31_28 FM(D2) FM(MSIOF3_RXD_A) FM(RX5_C) F_(0, 0) FM(VI5_DATA14_A) FM(DU_DR3) FM(RX4_C) F_(0, 0) FM(LCDOUT19) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP6_3_0 FM(D3) FM(MSIOF3_TXD_A) FM(TX5_C) F_(0, 0) FM(VI5_DATA15_A) FM(DU_DR4) FM(TX4_C) F_(0, 0) FM(LCDOUT20) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP6_7_4 FM(D4) FM(CANFD1_TX) FM(HSCK3_B) FM(CAN1_TX) FM(RTS3_N_TANS_A) FM(MSIOF3_SS2_A) F_(0, 0) FM(VI5_DATA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP6_11_8 FM(D5) FM(RX3_A) FM(HRX3_B) F_(0, 0) F_(0, 0) FM(DU_DR5) FM(VI4_DATA4_B) F_(0, 0) FM(LCDOUT21) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP6_15_12 FM(D6) FM(TX3_A) FM(HTX3_B) F_(0, 0) F_(0, 0) FM(DU_DR6) FM(VI4_DATA5_B) F_(0, 0) FM(LCDOUT22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP6_19_16 FM(D7) FM(CANFD1_RX) FM(IRQ5) FM(CAN1_RX) FM(CTS3_N_A) F_(0, 0) F_(0, 0) FM(VI5_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP6_23_20 FM(D8) FM(MSIOF2_SCK_A) FM(SCK4_B) F_(0, 0) FM(VI5_DATA12_A) FM(DU_DR7) FM(RIF3_CLK_B) FM(HCTS3_N_E) FM(LCDOUT23) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP6_27_24 FM(D9) FM(MSIOF2_SYNC_A) F_(0, 0) F_(0, 0) FM(VI5_DATA10_A) FM(DU_DG0) FM(RIF3_SYNC_B) FM(HRX3_E) FM(LCDOUT8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP6_31_28 FM(D10) FM(MSIOF2_RXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA13_A) FM(DU_DG1) FM(RIF3_D0_B) FM(HTX3_E) FM(LCDOUT9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP7_3_0 FM(D11) FM(MSIOF2_TXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA11_A) FM(DU_DG2) FM(RIF3_D1_B) FM(HRTS3_N_E) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP7_7_4 FM(D12) FM(CANFD0_TX) FM(TX4_B) FM(CAN0_TX) FM(VI5_DATA8_A) F_(0, 0) F_(0, 0) FM(VI5_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP7_11_8 FM(D13) FM(CANFD0_RX) FM(RX4_B) FM(CAN0_RX) FM(VI5_DATA9_A) FM(SCL7_B) F_(0, 0) FM(VI5_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP7_15_12 FM(D14) FM(CAN_CLK) FM(HRX3_A) FM(MSIOF2_SS2_A) F_(0, 0) FM(SDA7_B) F_(0, 0) FM(VI5_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP7_19_16 FM(D15) FM(MSIOF2_SS1_A) FM(HTX3_A) FM(MSIOF3_SS1_A) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) FM(LCDOUT11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP7_23_20 FM(SCL4) FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DOTCLKIN0) FM(VI4_DATA6_B) FM(VI5_DATA6_B) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP7_27_24 FM(SDA4) FM(WE1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI4_DATA7_B) FM(VI5_DATA7_B) FM(QPOLB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP7_31_28 FM(SD0_CLK) FM(NFDATA8) FM(SCL1_C) FM(HSCK1_B) FM(SDA2_E) FM(FMCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
- #define IP8_3_0 FM(SD0_CMD) FM(NFDATA9) F_(0, 0) FM(HRX1_B) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP8_7_4 FM(SD0_DAT0) FM(NFDATA10) F_(0, 0) FM(HTX1_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP8_11_8 FM(SD0_DAT1) FM(NFDATA11) FM(SDA2_C) FM(HCTS1_N_B) F_(0, 0) FM(FMIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP8_15_12 FM(SD0_DAT2) FM(NFDATA12) FM(SCL2_C) FM(HRTS1_N_B) F_(0, 0) FM(BPFCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP8_19_16 FM(SD0_DAT3) FM(NFDATA13) FM(SDA1_C) FM(SCL2_E) FM(SPEEDIN_C) FM(REMOCON_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP8_23_20 FM(SD1_CLK) FM(NFDATA14_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP8_27_24 FM(SD1_CMD) FM(NFDATA15_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP8_31_28 FM(SD1_DAT0) FM(NFWP_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP9_3_0 FM(SD1_DAT1) FM(NFCE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP9_7_4 FM(SD1_DAT2) FM(NFALE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP9_11_8 FM(SD1_DAT3) FM(NFRB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP9_15_12 FM(SD3_CLK) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP9_19_16 FM(SD3_CMD) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP9_23_20 FM(SD3_DAT0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP9_27_24 FM(SD3_DAT1) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP9_31_28 FM(SD3_DAT2) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP10_3_0 FM(SD3_DAT3) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP10_7_4 FM(SD3_DAT4) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP10_11_8 FM(SD3_DAT5) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP10_15_12 FM(SD3_DAT6) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP10_19_16 FM(SD3_DAT7) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP10_23_20 FM(SD3_DS) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP10_27_24 FM(SD0_CD) FM(NFALE_A) FM(SD3_CD) FM(RIF0_CLK_B) FM(SCL2_B) FM(TCLK1_A) FM(SSI_SCK2_B) FM(TS_SCK0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP10_31_28 FM(SD0_WP) FM(NFRB_N_A) FM(SD3_WP) FM(RIF0_D0_B) FM(SDA2_B) FM(TCLK2_A) FM(SSI_WS2_B) FM(TS_SDAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP11_3_0 FM(SD1_CD) FM(NFCE_N_A) FM(SSI_SCK1) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP11_7_4 FM(SD1_WP) FM(NFWP_N_A) FM(SSI_WS1) FM(RIF0_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP11_11_8 FM(RX0_A) FM(HRX1_A) FM(SSI_SCK2_A) FM(RIF1_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP11_15_12 FM(TX0_A) FM(HTX1_A) FM(SSI_WS2_A) FM(RIF1_D0) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP11_19_16 FM(CTS0_N_A) FM(NFDATA14_A) FM(AUDIO_CLKOUT_A) FM(RIF1_D1) FM(SCIF_CLK_A) FM(FMCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP11_23_20 FM(RTS0_N_TANS_A) FM(NFDATA15_A) FM(AUDIO_CLKOUT1_A) FM(RIF1_CLK) FM(SCL2_A) FM(FMIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP11_27_24 FM(SCK0_A) FM(HSCK1_A) FM(USB3HS0_ID) FM(RTS1_N_TANS) FM(SDA2_A) FM(FMCLK_C) F_(0, 0) F_(0, 0) FM(USB1_ID) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP11_31_28 FM(RX1) FM(HRX2_B) FM(SSI_SCK9_B) FM(AUDIO_CLKOUT1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
- #define IP12_3_0 FM(TX1) FM(HTX2_B) FM(SSI_WS9_B) FM(AUDIO_CLKOUT3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP12_7_4 FM(SCK2_A) FM(HSCK0_A) FM(AUDIO_CLKB_A) FM(CTS1_N) FM(RIF0_CLK_A) FM(REMOCON_A) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP12_11_8 FM(TX2_A) FM(HRX0_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) FM(SCL1_A) F_(0, 0) FM(FSO_CFE_0_N_A) FM(TS_SDEN1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP12_15_12 FM(RX2_A) FM(HTX0_A) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(SDA1_A) F_(0, 0) FM(FSO_CFE_1_N_A) FM(TS_SPSYNC1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP12_19_16 FM(MSIOF0_SCK) F_(0, 0) FM(SSI_SCK78) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP12_23_20 FM(MSIOF0_RXD) F_(0, 0) FM(SSI_WS78) F_(0, 0) F_(0, 0) FM(TX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP12_27_24 FM(MSIOF0_TXD) F_(0, 0) FM(SSI_SDATA7) F_(0, 0) F_(0, 0) FM(RX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP12_31_28 FM(MSIOF0_SYNC) FM(AUDIO_CLKOUT_B) FM(SSI_SDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP13_3_0 FM(MSIOF0_SS1) FM(HRX2_A) FM(SSI_SCK4) FM(HCTS0_N_A) FM(BPFCLK_C) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP13_7_4 FM(MSIOF0_SS2) FM(HTX2_A) FM(SSI_WS4) FM(HRTS0_N_A) FM(FMIN_C) FM(BPFCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP13_11_8 FM(SSI_SDATA9) F_(0, 0) FM(AUDIO_CLKC_A) FM(SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP13_15_12 FM(MLB_CLK) FM(RX0_B) F_(0, 0) FM(RIF0_D0_A) FM(SCL1_B) FM(TCLK1_B) F_(0, 0) F_(0, 0) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP13_19_16 FM(MLB_SIG) FM(SCK0_B) F_(0, 0) FM(RIF0_D1_A) FM(SDA1_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) FM(SIM0_D_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP13_23_20 FM(MLB_DAT) FM(TX0_B) F_(0, 0) FM(RIF0_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP13_27_24 FM(SSI_SCK01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP13_31_28 FM(SSI_WS01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP14_3_0 FM(SSI_SDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP14_7_4 FM(SSI_SDATA1) FM(AUDIO_CLKC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP14_11_8 FM(SSI_SDATA2) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP14_15_12 FM(SSI_SCK349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP14_19_16 FM(SSI_WS349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP14_23_20 FM(SSI_SDATA3) FM(AUDIO_CLKOUT1_C) FM(AUDIO_CLKB_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP14_27_24 FM(SSI_SDATA4) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP14_31_28 FM(SSI_SCK5) FM(HRX0_B) F_(0, 0) FM(USB0_PWEN_B) FM(SCL2_D) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP15_3_0 FM(SSI_WS5) FM(HTX0_B) F_(0, 0) FM(USB0_OVC_B) FM(SDA2_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP15_7_4 FM(SSI_SDATA5) FM(HSCK0_B) FM(AUDIO_CLKB_C) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP15_11_8 FM(SSI_SCK6) FM(HSCK2_A) FM(AUDIO_CLKC_C) FM(TPU0TO1) F_(0, 0) F_(0, 0) FM(FSO_CFE_0_N_B) F_(0, 0) FM(SIM0_RST_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP15_15_12 FM(SSI_WS6) FM(HCTS2_N_A) FM(AUDIO_CLKOUT2_C) FM(TPU0TO2) FM(SDA1_D) F_(0, 0) FM(FSO_CFE_1_N_B) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP15_19_16 FM(SSI_SDATA6) FM(HRTS2_N_A) FM(AUDIO_CLKOUT3_C) FM(TPU0TO3) FM(SCL1_D) F_(0, 0) FM(FSO_TOE_N_B) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP15_23_20 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP15_27_24 FM(USB30_PWEN) FM(USB0_PWEN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define IP15_31_28 FM(USB30_OVC) FM(USB0_OVC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
- #define PINMUX_GPSR \
- \
- \
- \
- \
- \
- \
- \
- GPSR2_25 \
- GPSR2_24 \
- GPSR2_23 \
- GPSR1_22 GPSR2_22 \
- GPSR1_21 GPSR2_21 \
- GPSR1_20 GPSR2_20 \
- GPSR1_19 GPSR2_19 GPSR5_19 \
- GPSR1_18 GPSR2_18 GPSR5_18 \
- GPSR0_17 GPSR1_17 GPSR2_17 GPSR5_17 GPSR6_17 \
- GPSR0_16 GPSR1_16 GPSR2_16 GPSR5_16 GPSR6_16 \
- GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR5_15 GPSR6_15 \
- GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 GPSR6_14 \
- GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 GPSR6_13 \
- GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 GPSR6_12 \
- GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 GPSR6_11 \
- GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
- GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
- GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
- GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
- GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
- GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
- GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
- GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \
- GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \
- GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \
- GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0
- #define PINMUX_IPSR \
- \
- FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
- FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
- FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
- FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
- FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
- FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
- FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
- FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
- \
- FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
- FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
- FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
- FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
- FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
- FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
- FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
- FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
- \
- FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
- FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
- FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
- FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
- FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
- FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
- FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
- FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
- \
- FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
- FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
- FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
- FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
- FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
- FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
- FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
- FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28
- /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
- #define MOD_SEL0_30_29 FM(SEL_ADGB_0) FM(SEL_ADGB_1) FM(SEL_ADGB_2) F_(0, 0)
- #define MOD_SEL0_28 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1)
- #define MOD_SEL0_27_26 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) F_(0, 0)
- #define MOD_SEL0_25 FM(SEL_FSO_0) FM(SEL_FSO_1)
- #define MOD_SEL0_24 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
- #define MOD_SEL0_23 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
- #define MOD_SEL0_22 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
- #define MOD_SEL0_21_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1) FM(SEL_I2C1_2) FM(SEL_I2C1_3) FM(SEL_I2C1_4) F_(0, 0) F_(0, 0) F_(0, 0)
- #define MOD_SEL0_19_18_17 FM(SEL_I2C2_0) FM(SEL_I2C2_1) FM(SEL_I2C2_2) FM(SEL_I2C2_3) FM(SEL_I2C2_4) F_(0, 0) F_(0, 0) F_(0, 0)
- #define MOD_SEL0_16 FM(SEL_NDFC_0) FM(SEL_NDFC_1)
- #define MOD_SEL0_15 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
- #define MOD_SEL0_14 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
- #define MOD_SEL0_13_12 FM(SEL_PWM2_0) FM(SEL_PWM2_1) FM(SEL_PWM2_2) F_(0, 0)
- #define MOD_SEL0_11_10 FM(SEL_PWM3_0) FM(SEL_PWM3_1) FM(SEL_PWM3_2) F_(0, 0)
- #define MOD_SEL0_9 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
- #define MOD_SEL0_8 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
- #define MOD_SEL0_7 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
- #define MOD_SEL0_6_5 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1) FM(SEL_REMOCON_2) F_(0, 0)
- #define MOD_SEL0_4 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
- #define MOD_SEL0_3 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1)
- #define MOD_SEL0_2 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
- #define MOD_SEL0_1_0 FM(SEL_SPEED_PULSE_IF_0) FM(SEL_SPEED_PULSE_IF_1) FM(SEL_SPEED_PULSE_IF_2) F_(0, 0)
- /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
- #define MOD_SEL1_31 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1)
- #define MOD_SEL1_30 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
- #define MOD_SEL1_29 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
- #define MOD_SEL1_28 FM(SEL_USB_20_CH0_0) FM(SEL_USB_20_CH0_1)
- #define MOD_SEL1_26 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
- #define MOD_SEL1_25 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
- #define MOD_SEL1_24_23_22 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3) FM(SEL_HSCIF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
- #define MOD_SEL1_21_20_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1) FM(SEL_HSCIF4_2) FM(SEL_HSCIF4_3) FM(SEL_HSCIF4_4) F_(0, 0) F_(0, 0) F_(0, 0)
- #define MOD_SEL1_18 FM(SEL_I2C6_0) FM(SEL_I2C6_1)
- #define MOD_SEL1_17 FM(SEL_I2C7_0) FM(SEL_I2C7_1)
- #define MOD_SEL1_16 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1)
- #define MOD_SEL1_15 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1)
- #define MOD_SEL1_14_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1) FM(SEL_SCIF3_2) F_(0, 0)
- #define MOD_SEL1_12_11 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
- #define MOD_SEL1_10_9 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1) FM(SEL_SCIF5_2) F_(0, 0)
- #define MOD_SEL1_8 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
- #define MOD_SEL1_7 FM(SEL_VIN5_0) FM(SEL_VIN5_1)
- #define MOD_SEL1_6_5 FM(SEL_ADGC_0) FM(SEL_ADGC_1) FM(SEL_ADGC_2) F_(0, 0)
- #define MOD_SEL1_4 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
- #define PINMUX_MOD_SELS \
- \
- MOD_SEL1_31 \
- MOD_SEL0_30_29 MOD_SEL1_30 \
- MOD_SEL1_29 \
- MOD_SEL0_28 MOD_SEL1_28 \
- MOD_SEL0_27_26 \
- MOD_SEL1_26 \
- MOD_SEL0_25 MOD_SEL1_25 \
- MOD_SEL0_24 MOD_SEL1_24_23_22 \
- MOD_SEL0_23 \
- MOD_SEL0_22 \
- MOD_SEL0_21_20 MOD_SEL1_21_20_19 \
- MOD_SEL0_19_18_17 MOD_SEL1_18 \
- MOD_SEL1_17 \
- MOD_SEL0_16 MOD_SEL1_16 \
- MOD_SEL0_15 MOD_SEL1_15 \
- MOD_SEL0_14 MOD_SEL1_14_13 \
- MOD_SEL0_13_12 \
- MOD_SEL1_12_11 \
- MOD_SEL0_11_10 \
- MOD_SEL1_10_9 \
- MOD_SEL0_9 \
- MOD_SEL0_8 MOD_SEL1_8 \
- MOD_SEL0_7 MOD_SEL1_7 \
- MOD_SEL0_6_5 MOD_SEL1_6_5 \
- MOD_SEL0_4 MOD_SEL1_4 \
- MOD_SEL0_3 \
- MOD_SEL0_2 \
- MOD_SEL0_1_0
- /*
- * These pins are not able to be muxed but have other properties
- * that can be set, such as pull-up/pull-down enable.
- */
- #define PINMUX_STATIC \
- FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) \
- FM(AVB_TD3) \
- FM(PRESETOUT_N) FM(FSCLKST_N) FM(TRST_N) FM(TCK) FM(TMS) FM(TDI) \
- FM(ASEBRK) \
- FM(MLB_REF)
- enum {
- PINMUX_RESERVED = 0,
- PINMUX_DATA_BEGIN,
- GP_ALL(DATA),
- PINMUX_DATA_END,
- #define F_(x, y)
- #define FM(x) FN_##x,
- PINMUX_FUNCTION_BEGIN,
- GP_ALL(FN),
- PINMUX_GPSR
- PINMUX_IPSR
- PINMUX_MOD_SELS
- PINMUX_FUNCTION_END,
- #undef F_
- #undef FM
- #define F_(x, y)
- #define FM(x) x##_MARK,
- PINMUX_MARK_BEGIN,
- PINMUX_GPSR
- PINMUX_IPSR
- PINMUX_MOD_SELS
- PINMUX_STATIC
- PINMUX_MARK_END,
- #undef F_
- #undef FM
- };
- static const u16 pinmux_data[] = {
- PINMUX_DATA_GP_ALL(),
- PINMUX_SINGLE(CLKOUT),
- PINMUX_SINGLE(AVB_PHY_INT),
- PINMUX_SINGLE(AVB_RD3),
- PINMUX_SINGLE(AVB_RXC),
- PINMUX_SINGLE(AVB_RX_CTL),
- PINMUX_SINGLE(QSPI0_SSL),
- /* IPSR0 */
- PINMUX_IPSR_GPSR(IP0_3_0, QSPI0_SPCLK),
- PINMUX_IPSR_MSEL(IP0_3_0, HSCK4_A, SEL_HSCIF4_0),
- PINMUX_IPSR_GPSR(IP0_7_4, QSPI0_MOSI_IO0),
- PINMUX_IPSR_MSEL(IP0_7_4, HCTS4_N_A, SEL_HSCIF4_0),
- PINMUX_IPSR_GPSR(IP0_11_8, QSPI0_MISO_IO1),
- PINMUX_IPSR_MSEL(IP0_11_8, HRTS4_N_A, SEL_HSCIF4_0),
- PINMUX_IPSR_GPSR(IP0_15_12, QSPI0_IO2),
- PINMUX_IPSR_GPSR(IP0_15_12, HTX4_A),
- PINMUX_IPSR_GPSR(IP0_19_16, QSPI0_IO3),
- PINMUX_IPSR_MSEL(IP0_19_16, HRX4_A, SEL_HSCIF4_0),
- PINMUX_IPSR_GPSR(IP0_23_20, QSPI1_SPCLK),
- PINMUX_IPSR_MSEL(IP0_23_20, RIF2_CLK_A, SEL_DRIF2_0),
- PINMUX_IPSR_MSEL(IP0_23_20, HSCK4_B, SEL_HSCIF4_1),
- PINMUX_IPSR_MSEL(IP0_23_20, VI4_DATA0_A, SEL_VIN4_0),
- PINMUX_IPSR_GPSR(IP0_27_24, QSPI1_MOSI_IO0),
- PINMUX_IPSR_MSEL(IP0_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
- PINMUX_IPSR_GPSR(IP0_27_24, HTX4_B),
- PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA1_A, SEL_VIN4_0),
- PINMUX_IPSR_GPSR(IP0_31_28, QSPI1_MISO_IO1),
- PINMUX_IPSR_MSEL(IP0_31_28, RIF2_D0_A, SEL_DRIF2_0),
- PINMUX_IPSR_MSEL(IP0_31_28, HRX4_B, SEL_HSCIF4_1),
- PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA2_A, SEL_VIN4_0),
- /* IPSR1 */
- PINMUX_IPSR_GPSR(IP1_3_0, QSPI1_IO2),
- PINMUX_IPSR_MSEL(IP1_3_0, RIF2_D1_A, SEL_DRIF2_0),
- PINMUX_IPSR_GPSR(IP1_3_0, HTX3_C),
- PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA3_A, SEL_VIN4_0),
- PINMUX_IPSR_GPSR(IP1_7_4, QSPI1_IO3),
- PINMUX_IPSR_MSEL(IP1_7_4, RIF3_CLK_A, SEL_DRIF3_0),
- PINMUX_IPSR_MSEL(IP1_7_4, HRX3_C, SEL_HSCIF3_2),
- PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA4_A, SEL_VIN4_0),
- PINMUX_IPSR_GPSR(IP1_11_8, QSPI1_SSL),
- PINMUX_IPSR_MSEL(IP1_11_8, RIF3_SYNC_A, SEL_DRIF3_0),
- PINMUX_IPSR_MSEL(IP1_11_8, HSCK3_C, SEL_HSCIF3_2),
- PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA5_A, SEL_VIN4_0),
- PINMUX_IPSR_GPSR(IP1_15_12, RPC_INT_N),
- PINMUX_IPSR_MSEL(IP1_15_12, RIF3_D0_A, SEL_DRIF3_0),
- PINMUX_IPSR_MSEL(IP1_15_12, HCTS3_N_C, SEL_HSCIF3_2),
- PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA6_A, SEL_VIN4_0),
- PINMUX_IPSR_GPSR(IP1_19_16, RPC_RESET_N),
- PINMUX_IPSR_MSEL(IP1_19_16, RIF3_D1_A, SEL_DRIF3_0),
- PINMUX_IPSR_MSEL(IP1_19_16, HRTS3_N_C, SEL_HSCIF3_2),
- PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA7_A, SEL_VIN4_0),
- PINMUX_IPSR_GPSR(IP1_23_20, AVB_RD0),
- PINMUX_IPSR_GPSR(IP1_27_24, AVB_RD1),
- PINMUX_IPSR_GPSR(IP1_31_28, AVB_RD2),
- /* IPSR2 */
- PINMUX_IPSR_GPSR(IP2_3_0, AVB_TXCREFCLK),
- PINMUX_IPSR_GPSR(IP2_7_4, AVB_MDIO),
- PINMUX_IPSR_GPSR(IP2_11_8, AVB_MDC),
- PINMUX_IPSR_GPSR(IP2_15_12, BS_N),
- PINMUX_IPSR_MSEL(IP2_15_12, PWM0_A, SEL_PWM0_0),
- PINMUX_IPSR_GPSR(IP2_15_12, AVB_MAGIC),
- PINMUX_IPSR_GPSR(IP2_15_12, VI4_CLK),
- PINMUX_IPSR_GPSR(IP2_15_12, TX3_C),
- PINMUX_IPSR_MSEL(IP2_15_12, VI5_CLK_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP2_19_16, RD_N),
- PINMUX_IPSR_MSEL(IP2_19_16, PWM1_A, SEL_PWM1_0),
- PINMUX_IPSR_GPSR(IP2_19_16, AVB_LINK),
- PINMUX_IPSR_GPSR(IP2_19_16, VI4_FIELD),
- PINMUX_IPSR_MSEL(IP2_19_16, RX3_C, SEL_SCIF3_2),
- PINMUX_IPSR_GPSR(IP2_19_16, FSCLKST2_N_A),
- PINMUX_IPSR_MSEL(IP2_19_16, VI5_DATA0_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP2_23_20, RD_WR_N),
- PINMUX_IPSR_MSEL(IP2_23_20, SCL7_A, SEL_I2C7_0),
- PINMUX_IPSR_GPSR(IP2_23_20, AVB_AVTP_MATCH_A),
- PINMUX_IPSR_GPSR(IP2_23_20, VI4_VSYNC_N),
- PINMUX_IPSR_GPSR(IP2_23_20, TX5_B),
- PINMUX_IPSR_MSEL(IP2_23_20, SCK3_C, SEL_SCIF3_2),
- PINMUX_IPSR_MSEL(IP2_23_20, PWM5_A, SEL_PWM5_0),
- PINMUX_IPSR_GPSR(IP2_27_24, EX_WAIT0),
- PINMUX_IPSR_MSEL(IP2_27_24, SDA7_A, SEL_I2C7_0),
- PINMUX_IPSR_GPSR(IP2_27_24, AVB_AVTP_CAPTURE_A),
- PINMUX_IPSR_GPSR(IP2_27_24, VI4_HSYNC_N),
- PINMUX_IPSR_MSEL(IP2_27_24, RX5_B, SEL_SCIF5_1),
- PINMUX_IPSR_MSEL(IP2_27_24, PWM6_A, SEL_PWM6_0),
- PINMUX_IPSR_GPSR(IP2_31_28, A0),
- PINMUX_IPSR_GPSR(IP2_31_28, IRQ0),
- PINMUX_IPSR_MSEL(IP2_31_28, PWM2_A, SEL_PWM2_0),
- PINMUX_IPSR_MSEL(IP2_31_28, MSIOF3_SS1_B, SEL_MSIOF3_1),
- PINMUX_IPSR_MSEL(IP2_31_28, VI5_CLK_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP2_31_28, DU_CDE),
- PINMUX_IPSR_MSEL(IP2_31_28, HRX3_D, SEL_HSCIF3_3),
- PINMUX_IPSR_GPSR(IP2_31_28, IERX),
- PINMUX_IPSR_GPSR(IP2_31_28, QSTB_QHE),
- /* IPSR3 */
- PINMUX_IPSR_GPSR(IP3_3_0, A1),
- PINMUX_IPSR_GPSR(IP3_3_0, IRQ1),
- PINMUX_IPSR_MSEL(IP3_3_0, PWM3_A, SEL_PWM3_0),
- PINMUX_IPSR_GPSR(IP3_3_0, DU_DOTCLKIN1),
- PINMUX_IPSR_MSEL(IP3_3_0, VI5_DATA0_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP3_3_0, DU_DISP_CDE),
- PINMUX_IPSR_MSEL(IP3_3_0, SDA6_B, SEL_I2C6_1),
- PINMUX_IPSR_GPSR(IP3_3_0, IETX),
- PINMUX_IPSR_GPSR(IP3_3_0, QCPV_QDE),
- PINMUX_IPSR_GPSR(IP3_7_4, A2),
- PINMUX_IPSR_GPSR(IP3_7_4, IRQ2),
- PINMUX_IPSR_GPSR(IP3_7_4, AVB_AVTP_PPS),
- PINMUX_IPSR_GPSR(IP3_7_4, VI4_CLKENB),
- PINMUX_IPSR_MSEL(IP3_7_4, VI5_DATA1_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP3_7_4, DU_DISP),
- PINMUX_IPSR_MSEL(IP3_7_4, SCL6_B, SEL_I2C6_1),
- PINMUX_IPSR_GPSR(IP3_7_4, QSTVB_QVE),
- PINMUX_IPSR_GPSR(IP3_11_8, A3),
- PINMUX_IPSR_MSEL(IP3_11_8, CTS4_N_A, SEL_SCIF4_0),
- PINMUX_IPSR_MSEL(IP3_11_8, PWM4_A, SEL_PWM4_0),
- PINMUX_IPSR_GPSR(IP3_11_8, VI4_DATA12),
- PINMUX_IPSR_GPSR(IP3_11_8, DU_DOTCLKOUT0),
- PINMUX_IPSR_GPSR(IP3_11_8, HTX3_D),
- PINMUX_IPSR_GPSR(IP3_11_8, IECLK),
- PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT12),
- PINMUX_IPSR_GPSR(IP3_15_12, A4),
- PINMUX_IPSR_MSEL(IP3_15_12, RTS4_N_TANS_A, SEL_SCIF4_0),
- PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SYNC_B, SEL_MSIOF3_1),
- PINMUX_IPSR_GPSR(IP3_15_12, VI4_DATA8),
- PINMUX_IPSR_MSEL(IP3_15_12, PWM2_B, SEL_PWM2_1),
- PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
- PINMUX_IPSR_MSEL(IP3_15_12, RIF2_CLK_B, SEL_DRIF2_1),
- PINMUX_IPSR_GPSR(IP3_19_16, A5),
- PINMUX_IPSR_MSEL(IP3_19_16, SCK4_A, SEL_SCIF4_0),
- PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SCK_B, SEL_MSIOF3_1),
- PINMUX_IPSR_GPSR(IP3_19_16, VI4_DATA9),
- PINMUX_IPSR_MSEL(IP3_19_16, PWM3_B, SEL_PWM3_1),
- PINMUX_IPSR_MSEL(IP3_19_16, RIF2_SYNC_B, SEL_DRIF2_1),
- PINMUX_IPSR_GPSR(IP3_19_16, QPOLA),
- PINMUX_IPSR_GPSR(IP3_23_20, A6),
- PINMUX_IPSR_MSEL(IP3_23_20, RX4_A, SEL_SCIF4_0),
- PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_B, SEL_MSIOF3_1),
- PINMUX_IPSR_GPSR(IP3_23_20, VI4_DATA10),
- PINMUX_IPSR_MSEL(IP3_23_20, RIF2_D0_B, SEL_DRIF2_1),
- PINMUX_IPSR_GPSR(IP3_27_24, A7),
- PINMUX_IPSR_GPSR(IP3_27_24, TX4_A),
- PINMUX_IPSR_GPSR(IP3_27_24, MSIOF3_TXD_B),
- PINMUX_IPSR_GPSR(IP3_27_24, VI4_DATA11),
- PINMUX_IPSR_MSEL(IP3_27_24, RIF2_D1_B, SEL_DRIF2_1),
- PINMUX_IPSR_GPSR(IP3_31_28, A8),
- PINMUX_IPSR_MSEL(IP3_31_28, SDA6_A, SEL_I2C6_0),
- PINMUX_IPSR_MSEL(IP3_31_28, RX3_B, SEL_SCIF3_1),
- PINMUX_IPSR_MSEL(IP3_31_28, HRX4_C, SEL_HSCIF4_2),
- PINMUX_IPSR_MSEL(IP3_31_28, VI5_HSYNC_N_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP3_31_28, DU_HSYNC),
- PINMUX_IPSR_MSEL(IP3_31_28, VI4_DATA0_B, SEL_VIN4_1),
- PINMUX_IPSR_GPSR(IP3_31_28, QSTH_QHS),
- /* IPSR4 */
- PINMUX_IPSR_GPSR(IP4_3_0, A9),
- PINMUX_IPSR_GPSR(IP4_3_0, TX5_A),
- PINMUX_IPSR_GPSR(IP4_3_0, IRQ3),
- PINMUX_IPSR_GPSR(IP4_3_0, VI4_DATA16),
- PINMUX_IPSR_MSEL(IP4_3_0, VI5_VSYNC_N_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP4_3_0, DU_DG7),
- PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT15),
- PINMUX_IPSR_GPSR(IP4_7_4, A10),
- PINMUX_IPSR_GPSR(IP4_7_4, IRQ4),
- PINMUX_IPSR_MSEL(IP4_7_4, MSIOF2_SYNC_B, SEL_MSIOF2_1),
- PINMUX_IPSR_GPSR(IP4_7_4, VI4_DATA13),
- PINMUX_IPSR_MSEL(IP4_7_4, VI5_FIELD_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP4_7_4, DU_DG5),
- PINMUX_IPSR_GPSR(IP4_7_4, FSCLKST2_N_B),
- PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT13),
- PINMUX_IPSR_GPSR(IP4_11_8, A11),
- PINMUX_IPSR_MSEL(IP4_11_8, SCL6_A, SEL_I2C6_0),
- PINMUX_IPSR_GPSR(IP4_11_8, TX3_B),
- PINMUX_IPSR_GPSR(IP4_11_8, HTX4_C),
- PINMUX_IPSR_GPSR(IP4_11_8, DU_VSYNC),
- PINMUX_IPSR_MSEL(IP4_11_8, VI4_DATA1_B, SEL_VIN4_1),
- PINMUX_IPSR_GPSR(IP4_11_8, QSTVA_QVS),
- PINMUX_IPSR_GPSR(IP4_15_12, A12),
- PINMUX_IPSR_MSEL(IP4_15_12, RX5_A, SEL_SCIF5_0),
- PINMUX_IPSR_GPSR(IP4_15_12, MSIOF2_SS2_B),
- PINMUX_IPSR_GPSR(IP4_15_12, VI4_DATA17),
- PINMUX_IPSR_MSEL(IP4_15_12, VI5_DATA3_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP4_15_12, DU_DG6),
- PINMUX_IPSR_GPSR(IP4_15_12, LCDOUT14),
- PINMUX_IPSR_GPSR(IP4_19_16, A13),
- PINMUX_IPSR_MSEL(IP4_19_16, SCK5_A, SEL_SCIF5_0),
- PINMUX_IPSR_MSEL(IP4_19_16, MSIOF2_SCK_B, SEL_MSIOF2_1),
- PINMUX_IPSR_GPSR(IP4_19_16, VI4_DATA14),
- PINMUX_IPSR_MSEL(IP4_19_16, HRX4_D, SEL_HSCIF4_3),
- PINMUX_IPSR_GPSR(IP4_19_16, DU_DB2),
- PINMUX_IPSR_GPSR(IP4_19_16, LCDOUT2),
- PINMUX_IPSR_GPSR(IP4_23_20, A14),
- PINMUX_IPSR_GPSR(IP4_23_20, MSIOF1_SS1),
- PINMUX_IPSR_MSEL(IP4_23_20, MSIOF2_RXD_B, SEL_MSIOF2_1),
- PINMUX_IPSR_GPSR(IP4_23_20, VI4_DATA15),
- PINMUX_IPSR_GPSR(IP4_23_20, HTX4_D),
- PINMUX_IPSR_GPSR(IP4_23_20, DU_DB3),
- PINMUX_IPSR_GPSR(IP4_23_20, LCDOUT3),
- PINMUX_IPSR_GPSR(IP4_27_24, A15),
- PINMUX_IPSR_GPSR(IP4_27_24, MSIOF1_SS2),
- PINMUX_IPSR_GPSR(IP4_27_24, MSIOF2_TXD_B),
- PINMUX_IPSR_GPSR(IP4_27_24, VI4_DATA18),
- PINMUX_IPSR_MSEL(IP4_27_24, VI5_DATA4_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP4_27_24, DU_DB4),
- PINMUX_IPSR_GPSR(IP4_27_24, LCDOUT4),
- PINMUX_IPSR_GPSR(IP4_31_28, A16),
- PINMUX_IPSR_GPSR(IP4_31_28, MSIOF1_SYNC),
- PINMUX_IPSR_GPSR(IP4_31_28, MSIOF2_SS1_B),
- PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA19),
- PINMUX_IPSR_MSEL(IP4_31_28, VI5_DATA5_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP4_31_28, DU_DB5),
- PINMUX_IPSR_GPSR(IP4_31_28, LCDOUT5),
- /* IPSR5 */
- PINMUX_IPSR_GPSR(IP5_3_0, A17),
- PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
- PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA20),
- PINMUX_IPSR_MSEL(IP5_3_0, VI5_DATA6_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP5_3_0, DU_DB6),
- PINMUX_IPSR_GPSR(IP5_3_0, LCDOUT6),
- PINMUX_IPSR_GPSR(IP5_7_4, A18),
- PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
- PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA21),
- PINMUX_IPSR_MSEL(IP5_7_4, VI5_DATA7_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP5_7_4, DU_DB0),
- PINMUX_IPSR_MSEL(IP5_7_4, HRX4_E, SEL_HSCIF4_4),
- PINMUX_IPSR_GPSR(IP5_7_4, LCDOUT0),
- PINMUX_IPSR_GPSR(IP5_11_8, A19),
- PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
- PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA22),
- PINMUX_IPSR_MSEL(IP5_11_8, VI5_DATA2_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP5_11_8, DU_DB1),
- PINMUX_IPSR_GPSR(IP5_11_8, HTX4_E),
- PINMUX_IPSR_GPSR(IP5_11_8, LCDOUT1),
- PINMUX_IPSR_GPSR(IP5_15_12, CS0_N),
- PINMUX_IPSR_GPSR(IP5_15_12, SCL5),
- PINMUX_IPSR_GPSR(IP5_15_12, DU_DR0),
- PINMUX_IPSR_MSEL(IP5_15_12, VI4_DATA2_B, SEL_VIN4_1),
- PINMUX_IPSR_GPSR(IP5_15_12, LCDOUT16),
- PINMUX_IPSR_GPSR(IP5_19_16, WE0_N),
- PINMUX_IPSR_GPSR(IP5_19_16, SDA5),
- PINMUX_IPSR_GPSR(IP5_19_16, DU_DR1),
- PINMUX_IPSR_MSEL(IP5_19_16, VI4_DATA3_B, SEL_VIN4_1),
- PINMUX_IPSR_GPSR(IP5_19_16, LCDOUT17),
- PINMUX_IPSR_GPSR(IP5_23_20, D0),
- PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0),
- PINMUX_IPSR_GPSR(IP5_23_20, DU_DR2),
- PINMUX_IPSR_MSEL(IP5_23_20, CTS4_N_C, SEL_SCIF4_2),
- PINMUX_IPSR_GPSR(IP5_23_20, LCDOUT18),
- PINMUX_IPSR_GPSR(IP5_27_24, D1),
- PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_SYNC_A, SEL_MSIOF3_0),
- PINMUX_IPSR_MSEL(IP5_27_24, SCK3_A, SEL_SCIF3_0),
- PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA23),
- PINMUX_IPSR_MSEL(IP5_27_24, VI5_CLKENB_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP5_27_24, DU_DB7),
- PINMUX_IPSR_MSEL(IP5_27_24, RTS4_N_TANS_C, SEL_SCIF4_2),
- PINMUX_IPSR_GPSR(IP5_27_24, LCDOUT7),
- PINMUX_IPSR_GPSR(IP5_31_28, D2),
- PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_RXD_A, SEL_MSIOF3_0),
- PINMUX_IPSR_MSEL(IP5_31_28, RX5_C, SEL_SCIF5_2),
- PINMUX_IPSR_MSEL(IP5_31_28, VI5_DATA14_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP5_31_28, DU_DR3),
- PINMUX_IPSR_MSEL(IP5_31_28, RX4_C, SEL_SCIF4_2),
- PINMUX_IPSR_GPSR(IP5_31_28, LCDOUT19),
- /* IPSR6 */
- PINMUX_IPSR_GPSR(IP6_3_0, D3),
- PINMUX_IPSR_GPSR(IP6_3_0, MSIOF3_TXD_A),
- PINMUX_IPSR_GPSR(IP6_3_0, TX5_C),
- PINMUX_IPSR_MSEL(IP6_3_0, VI5_DATA15_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP6_3_0, DU_DR4),
- PINMUX_IPSR_GPSR(IP6_3_0, TX4_C),
- PINMUX_IPSR_GPSR(IP6_3_0, LCDOUT20),
- PINMUX_IPSR_GPSR(IP6_7_4, D4),
- PINMUX_IPSR_GPSR(IP6_7_4, CANFD1_TX),
- PINMUX_IPSR_MSEL(IP6_7_4, HSCK3_B, SEL_HSCIF3_1),
- PINMUX_IPSR_GPSR(IP6_7_4, CAN1_TX),
- PINMUX_IPSR_MSEL(IP6_7_4, RTS3_N_TANS_A, SEL_SCIF3_0),
- PINMUX_IPSR_GPSR(IP6_7_4, MSIOF3_SS2_A),
- PINMUX_IPSR_MSEL(IP6_7_4, VI5_DATA1_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP6_11_8, D5),
- PINMUX_IPSR_MSEL(IP6_11_8, RX3_A, SEL_SCIF3_0),
- PINMUX_IPSR_MSEL(IP6_11_8, HRX3_B, SEL_HSCIF3_1),
- PINMUX_IPSR_GPSR(IP6_11_8, DU_DR5),
- PINMUX_IPSR_MSEL(IP6_11_8, VI4_DATA4_B, SEL_VIN4_1),
- PINMUX_IPSR_GPSR(IP6_11_8, LCDOUT21),
- PINMUX_IPSR_GPSR(IP6_15_12, D6),
- PINMUX_IPSR_GPSR(IP6_15_12, TX3_A),
- PINMUX_IPSR_GPSR(IP6_15_12, HTX3_B),
- PINMUX_IPSR_GPSR(IP6_15_12, DU_DR6),
- PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA5_B, SEL_VIN4_1),
- PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT22),
- PINMUX_IPSR_GPSR(IP6_19_16, D7),
- PINMUX_IPSR_GPSR(IP6_19_16, CANFD1_RX),
- PINMUX_IPSR_GPSR(IP6_19_16, IRQ5),
- PINMUX_IPSR_GPSR(IP6_19_16, CAN1_RX),
- PINMUX_IPSR_MSEL(IP6_19_16, CTS3_N_A, SEL_SCIF3_0),
- PINMUX_IPSR_MSEL(IP6_19_16, VI5_DATA2_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP6_23_20, D8),
- PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_SCK_A, SEL_MSIOF2_0),
- PINMUX_IPSR_MSEL(IP6_23_20, SCK4_B, SEL_SCIF4_1),
- PINMUX_IPSR_MSEL(IP6_23_20, VI5_DATA12_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP6_23_20, DU_DR7),
- PINMUX_IPSR_MSEL(IP6_23_20, RIF3_CLK_B, SEL_DRIF3_1),
- PINMUX_IPSR_MSEL(IP6_23_20, HCTS3_N_E, SEL_HSCIF3_4),
- PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT23),
- PINMUX_IPSR_GPSR(IP6_27_24, D9),
- PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_SYNC_A, SEL_MSIOF2_0),
- PINMUX_IPSR_MSEL(IP6_27_24, VI5_DATA10_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP6_27_24, DU_DG0),
- PINMUX_IPSR_MSEL(IP6_27_24, RIF3_SYNC_B, SEL_DRIF3_1),
- PINMUX_IPSR_MSEL(IP6_27_24, HRX3_E, SEL_HSCIF3_4),
- PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT8),
- PINMUX_IPSR_GPSR(IP6_31_28, D10),
- PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_RXD_A, SEL_MSIOF2_0),
- PINMUX_IPSR_MSEL(IP6_31_28, VI5_DATA13_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP6_31_28, DU_DG1),
- PINMUX_IPSR_MSEL(IP6_31_28, RIF3_D0_B, SEL_DRIF3_1),
- PINMUX_IPSR_GPSR(IP6_31_28, HTX3_E),
- PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT9),
- /* IPSR7 */
- PINMUX_IPSR_GPSR(IP7_3_0, D11),
- PINMUX_IPSR_GPSR(IP7_3_0, MSIOF2_TXD_A),
- PINMUX_IPSR_MSEL(IP7_3_0, VI5_DATA11_A, SEL_VIN5_0),
- PINMUX_IPSR_GPSR(IP7_3_0, DU_DG2),
- PINMUX_IPSR_MSEL(IP7_3_0, RIF3_D1_B, SEL_DRIF3_1),
- PINMUX_IPSR_MSEL(IP7_3_0, HRTS3_N_E, SEL_HSCIF3_4),
- PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT10),
- PINMUX_IPSR_GPSR(IP7_7_4, D12),
- PINMUX_IPSR_GPSR(IP7_7_4, CANFD0_TX),
- PINMUX_IPSR_GPSR(IP7_7_4, TX4_B),
- PINMUX_IPSR_GPSR(IP7_7_4, CAN0_TX),
- PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA8_A, SEL_VIN5_0),
- PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA3_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP7_11_8, D13),
- PINMUX_IPSR_GPSR(IP7_11_8, CANFD0_RX),
- PINMUX_IPSR_MSEL(IP7_11_8, RX4_B, SEL_SCIF4_1),
- PINMUX_IPSR_GPSR(IP7_11_8, CAN0_RX),
- PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA9_A, SEL_VIN5_0),
- PINMUX_IPSR_MSEL(IP7_11_8, SCL7_B, SEL_I2C7_1),
- PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA4_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP7_15_12, D14),
- PINMUX_IPSR_GPSR(IP7_15_12, CAN_CLK),
- PINMUX_IPSR_MSEL(IP7_15_12, HRX3_A, SEL_HSCIF3_0),
- PINMUX_IPSR_GPSR(IP7_15_12, MSIOF2_SS2_A),
- PINMUX_IPSR_MSEL(IP7_15_12, SDA7_B, SEL_I2C7_1),
- PINMUX_IPSR_MSEL(IP7_15_12, VI5_DATA5_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP7_19_16, D15),
- PINMUX_IPSR_GPSR(IP7_19_16, MSIOF2_SS1_A),
- PINMUX_IPSR_GPSR(IP7_19_16, HTX3_A),
- PINMUX_IPSR_GPSR(IP7_19_16, MSIOF3_SS1_A),
- PINMUX_IPSR_GPSR(IP7_19_16, DU_DG3),
- PINMUX_IPSR_GPSR(IP7_19_16, LCDOUT11),
- PINMUX_IPSR_GPSR(IP7_23_20, SCL4),
- PINMUX_IPSR_GPSR(IP7_23_20, CS1_N_A26),
- PINMUX_IPSR_GPSR(IP7_23_20, DU_DOTCLKIN0),
- PINMUX_IPSR_MSEL(IP7_23_20, VI4_DATA6_B, SEL_VIN4_1),
- PINMUX_IPSR_MSEL(IP7_23_20, VI5_DATA6_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP7_23_20, QCLK),
- PINMUX_IPSR_GPSR(IP7_27_24, SDA4),
- PINMUX_IPSR_GPSR(IP7_27_24, WE1_N),
- PINMUX_IPSR_MSEL(IP7_27_24, VI4_DATA7_B, SEL_VIN4_1),
- PINMUX_IPSR_MSEL(IP7_27_24, VI5_DATA7_B, SEL_VIN5_1),
- PINMUX_IPSR_GPSR(IP7_27_24, QPOLB),
- PINMUX_IPSR_GPSR(IP7_31_28, SD0_CLK),
- PINMUX_IPSR_GPSR(IP7_31_28, NFDATA8),
- PINMUX_IPSR_MSEL(IP7_31_28, SCL1_C, SEL_I2C1_2),
- PINMUX_IPSR_MSEL(IP7_31_28, HSCK1_B, SEL_HSCIF1_1),
- PINMUX_IPSR_MSEL(IP7_31_28, SDA2_E, SEL_I2C2_4),
- PINMUX_IPSR_MSEL(IP7_31_28, FMCLK_B, SEL_FM_1),
- /* IPSR8 */
- PINMUX_IPSR_GPSR(IP8_3_0, SD0_CMD),
- PINMUX_IPSR_GPSR(IP8_3_0, NFDATA9),
- PINMUX_IPSR_MSEL(IP8_3_0, HRX1_B, SEL_HSCIF1_1),
- PINMUX_IPSR_MSEL(IP8_3_0, SPEEDIN_B, SEL_SPEED_PULSE_IF_1),
- PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT0),
- PINMUX_IPSR_GPSR(IP8_7_4, NFDATA10),
- PINMUX_IPSR_GPSR(IP8_7_4, HTX1_B),
- PINMUX_IPSR_MSEL(IP8_7_4, REMOCON_B, SEL_REMOCON_1),
- PINMUX_IPSR_GPSR(IP8_11_8, SD0_DAT1),
- PINMUX_IPSR_GPSR(IP8_11_8, NFDATA11),
- PINMUX_IPSR_MSEL(IP8_11_8, SDA2_C, SEL_I2C2_2),
- PINMUX_IPSR_MSEL(IP8_11_8, HCTS1_N_B, SEL_HSCIF1_1),
- PINMUX_IPSR_MSEL(IP8_11_8, FMIN_B, SEL_FM_1),
- PINMUX_IPSR_GPSR(IP8_15_12, SD0_DAT2),
- PINMUX_IPSR_GPSR(IP8_15_12, NFDATA12),
- PINMUX_IPSR_MSEL(IP8_15_12, SCL2_C, SEL_I2C2_2),
- PINMUX_IPSR_MSEL(IP8_15_12, HRTS1_N_B, SEL_HSCIF1_1),
- PINMUX_IPSR_GPSR(IP8_15_12, BPFCLK_B),
- PINMUX_IPSR_GPSR(IP8_19_16, SD0_DAT3),
- PINMUX_IPSR_GPSR(IP8_19_16, NFDATA13),
- PINMUX_IPSR_MSEL(IP8_19_16, SDA1_C, SEL_I2C1_2),
- PINMUX_IPSR_MSEL(IP8_19_16, SCL2_E, SEL_I2C2_4),
- PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_C, SEL_SPEED_PULSE_IF_2),
- PINMUX_IPSR_MSEL(IP8_19_16, REMOCON_C, SEL_REMOCON_2),
- PINMUX_IPSR_GPSR(IP8_23_20, SD1_CLK),
- PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDFC_1),
- PINMUX_IPSR_GPSR(IP8_27_24, SD1_CMD),
- PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDFC_1),
- PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT0),
- PINMUX_IPSR_MSEL(IP8_31_28, NFWP_N_B, SEL_NDFC_1),
- /* IPSR9 */
- PINMUX_IPSR_GPSR(IP9_3_0, SD1_DAT1),
- PINMUX_IPSR_MSEL(IP9_3_0, NFCE_N_B, SEL_NDFC_1),
- PINMUX_IPSR_GPSR(IP9_7_4, SD1_DAT2),
- PINMUX_IPSR_MSEL(IP9_7_4, NFALE_B, SEL_NDFC_1),
- PINMUX_IPSR_GPSR(IP9_11_8, SD1_DAT3),
- PINMUX_IPSR_MSEL(IP9_11_8, NFRB_N_B, SEL_NDFC_1),
- PINMUX_IPSR_GPSR(IP9_15_12, SD3_CLK),
- PINMUX_IPSR_GPSR(IP9_15_12, NFWE_N),
- PINMUX_IPSR_GPSR(IP9_19_16, SD3_CMD),
- PINMUX_IPSR_GPSR(IP9_19_16, NFRE_N),
- PINMUX_IPSR_GPSR(IP9_23_20, SD3_DAT0),
- PINMUX_IPSR_GPSR(IP9_23_20, NFDATA0),
- PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT1),
- PINMUX_IPSR_GPSR(IP9_27_24, NFDATA1),
- PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT2),
- PINMUX_IPSR_GPSR(IP9_31_28, NFDATA2),
- /* IPSR10 */
- PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT3),
- PINMUX_IPSR_GPSR(IP10_3_0, NFDATA3),
- PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT4),
- PINMUX_IPSR_GPSR(IP10_7_4, NFDATA4),
- PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT5),
- PINMUX_IPSR_GPSR(IP10_11_8, NFDATA5),
- PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT6),
- PINMUX_IPSR_GPSR(IP10_15_12, NFDATA6),
- PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT7),
- PINMUX_IPSR_GPSR(IP10_19_16, NFDATA7),
- PINMUX_IPSR_GPSR(IP10_23_20, SD3_DS),
- PINMUX_IPSR_GPSR(IP10_23_20, NFCLE),
- PINMUX_IPSR_GPSR(IP10_27_24, SD0_CD),
- PINMUX_IPSR_GPSR(IP10_27_24, NFALE_A),
- PINMUX_IPSR_GPSR(IP10_27_24, SD3_CD),
- PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
- PINMUX_IPSR_MSEL(IP10_27_24, SCL2_B, SEL_I2C2_1),
- PINMUX_IPSR_MSEL(IP10_27_24, TCLK1_A, SEL_TIMER_TMU_0),
- PINMUX_IPSR_MSEL(IP10_27_24, SSI_SCK2_B, SEL_SSI2_1),
- PINMUX_IPSR_GPSR(IP10_27_24, TS_SCK0),
- PINMUX_IPSR_GPSR(IP10_31_28, SD0_WP),
- PINMUX_IPSR_GPSR(IP10_31_28, NFRB_N_A),
- PINMUX_IPSR_GPSR(IP10_31_28, SD3_WP),
- PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
- PINMUX_IPSR_MSEL(IP10_31_28, SDA2_B, SEL_I2C2_1),
- PINMUX_IPSR_MSEL(IP10_31_28, TCLK2_A, SEL_TIMER_TMU_0),
- PINMUX_IPSR_MSEL(IP10_31_28, SSI_WS2_B, SEL_SSI2_1),
- PINMUX_IPSR_GPSR(IP10_31_28, TS_SDAT0),
- /* IPSR11 */
- PINMUX_IPSR_GPSR(IP11_3_0, SD1_CD),
- PINMUX_IPSR_MSEL(IP11_3_0, NFCE_N_A, SEL_NDFC_0),
- PINMUX_IPSR_GPSR(IP11_3_0, SSI_SCK1),
- PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
- PINMUX_IPSR_GPSR(IP11_3_0, TS_SDEN0),
- PINMUX_IPSR_GPSR(IP11_7_4, SD1_WP),
- PINMUX_IPSR_MSEL(IP11_7_4, NFWP_N_A, SEL_NDFC_0),
- PINMUX_IPSR_GPSR(IP11_7_4, SSI_WS1),
- PINMUX_IPSR_MSEL(IP11_7_4, RIF0_SYNC_B, SEL_DRIF0_1),
- PINMUX_IPSR_GPSR(IP11_7_4, TS_SPSYNC0),
- PINMUX_IPSR_MSEL(IP11_11_8, RX0_A, SEL_SCIF0_0),
- PINMUX_IPSR_MSEL(IP11_11_8, HRX1_A, SEL_HSCIF1_0),
- PINMUX_IPSR_MSEL(IP11_11_8, SSI_SCK2_A, SEL_SSI2_0),
- PINMUX_IPSR_GPSR(IP11_11_8, RIF1_SYNC),
- PINMUX_IPSR_GPSR(IP11_11_8, TS_SCK1),
- PINMUX_IPSR_GPSR(IP11_15_12, TX0_A),
- PINMUX_IPSR_GPSR(IP11_15_12, HTX1_A),
- PINMUX_IPSR_MSEL(IP11_15_12, SSI_WS2_A, SEL_SSI2_0),
- PINMUX_IPSR_GPSR(IP11_15_12, RIF1_D0),
- PINMUX_IPSR_GPSR(IP11_15_12, TS_SDAT1),
- PINMUX_IPSR_MSEL(IP11_19_16, CTS0_N_A, SEL_SCIF0_0),
- PINMUX_IPSR_MSEL(IP11_19_16, NFDATA14_A, SEL_NDFC_0),
- PINMUX_IPSR_GPSR(IP11_19_16, AUDIO_CLKOUT_A),
- PINMUX_IPSR_GPSR(IP11_19_16, RIF1_D1),
- PINMUX_IPSR_MSEL(IP11_19_16, SCIF_CLK_A, SEL_SCIF_0),
- PINMUX_IPSR_MSEL(IP11_19_16, FMCLK_A, SEL_FM_0),
- PINMUX_IPSR_MSEL(IP11_23_20, RTS0_N_TANS_A, SEL_SCIF0_0),
- PINMUX_IPSR_MSEL(IP11_23_20, NFDATA15_A, SEL_NDFC_0),
- PINMUX_IPSR_GPSR(IP11_23_20, AUDIO_CLKOUT1_A),
- PINMUX_IPSR_GPSR(IP11_23_20, RIF1_CLK),
- PINMUX_IPSR_MSEL(IP11_23_20, SCL2_A, SEL_I2C2_0),
- PINMUX_IPSR_MSEL(IP11_23_20, FMIN_A, SEL_FM_0),
- PINMUX_IPSR_MSEL(IP11_27_24, SCK0_A, SEL_SCIF0_0),
- PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_A, SEL_HSCIF1_0),
- PINMUX_IPSR_GPSR(IP11_27_24, USB3HS0_ID),
- PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N_TANS),
- PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
- PINMUX_IPSR_MSEL(IP11_27_24, FMCLK_C, SEL_FM_2),
- PINMUX_IPSR_GPSR(IP11_27_24, USB1_ID),
- PINMUX_IPSR_GPSR(IP11_31_28, RX1),
- PINMUX_IPSR_MSEL(IP11_31_28, HRX2_B, SEL_HSCIF2_1),
- PINMUX_IPSR_MSEL(IP11_31_28, SSI_SCK9_B, SEL_SSI9_1),
- PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1_B),
- /* IPSR12 */
- PINMUX_IPSR_GPSR(IP12_3_0, TX1),
- PINMUX_IPSR_GPSR(IP12_3_0, HTX2_B),
- PINMUX_IPSR_MSEL(IP12_3_0, SSI_WS9_B, SEL_SSI9_1),
- PINMUX_IPSR_GPSR(IP12_3_0, AUDIO_CLKOUT3_B),
- PINMUX_IPSR_GPSR(IP12_7_4, SCK2_A),
- PINMUX_IPSR_MSEL(IP12_7_4, HSCK0_A, SEL_HSCIF0_0),
- PINMUX_IPSR_MSEL(IP12_7_4, AUDIO_CLKB_A, SEL_ADGB_0),
- PINMUX_IPSR_GPSR(IP12_7_4, CTS1_N),
- PINMUX_IPSR_MSEL(IP12_7_4, RIF0_CLK_A, SEL_DRIF0_0),
- PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_A, SEL_REMOCON_0),
- PINMUX_IPSR_MSEL(IP12_7_4, SCIF_CLK_B, SEL_SCIF_1),
- PINMUX_IPSR_GPSR(IP12_11_8, TX2_A),
- PINMUX_IPSR_MSEL(IP12_11_8, HRX0_A, SEL_HSCIF0_0),
- PINMUX_IPSR_GPSR(IP12_11_8, AUDIO_CLKOUT2_A),
- PINMUX_IPSR_MSEL(IP12_11_8, SCL1_A, SEL_I2C1_0),
- PINMUX_IPSR_MSEL(IP12_11_8, FSO_CFE_0_N_A, SEL_FSO_0),
- PINMUX_IPSR_GPSR(IP12_11_8, TS_SDEN1),
- PINMUX_IPSR_GPSR(IP12_15_12, RX2_A),
- PINMUX_IPSR_GPSR(IP12_15_12, HTX0_A),
- PINMUX_IPSR_GPSR(IP12_15_12, AUDIO_CLKOUT3_A),
- PINMUX_IPSR_MSEL(IP12_15_12, SDA1_A, SEL_I2C1_0),
- PINMUX_IPSR_MSEL(IP12_15_12, FSO_CFE_1_N_A, SEL_FSO_0),
- PINMUX_IPSR_GPSR(IP12_15_12, TS_SPSYNC1),
- PINMUX_IPSR_GPSR(IP12_19_16, MSIOF0_SCK),
- PINMUX_IPSR_GPSR(IP12_19_16, SSI_SCK78),
- PINMUX_IPSR_GPSR(IP12_23_20, MSIOF0_RXD),
- PINMUX_IPSR_GPSR(IP12_23_20, SSI_WS78),
- PINMUX_IPSR_GPSR(IP12_23_20, TX2_B),
- PINMUX_IPSR_GPSR(IP12_27_24, MSIOF0_TXD),
- PINMUX_IPSR_GPSR(IP12_27_24, SSI_SDATA7),
- PINMUX_IPSR_GPSR(IP12_27_24, RX2_B),
- PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
- PINMUX_IPSR_GPSR(IP12_31_28, AUDIO_CLKOUT_B),
- PINMUX_IPSR_GPSR(IP12_31_28, SSI_SDATA8),
- /* IPSR13 */
- PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
- PINMUX_IPSR_MSEL(IP13_3_0, HRX2_A, SEL_HSCIF2_0),
- PINMUX_IPSR_GPSR(IP13_3_0, SSI_SCK4),
- PINMUX_IPSR_MSEL(IP13_3_0, HCTS0_N_A, SEL_HSCIF0_0),
- PINMUX_IPSR_GPSR(IP13_3_0, BPFCLK_C),
- PINMUX_IPSR_MSEL(IP13_3_0, SPEEDIN_A, SEL_SPEED_PULSE_IF_0),
- PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
- PINMUX_IPSR_GPSR(IP13_7_4, HTX2_A),
- PINMUX_IPSR_GPSR(IP13_7_4, SSI_WS4),
- PINMUX_IPSR_MSEL(IP13_7_4, HRTS0_N_A, SEL_HSCIF0_0),
- PINMUX_IPSR_MSEL(IP13_7_4, FMIN_C, SEL_FM_2),
- PINMUX_IPSR_GPSR(IP13_7_4, BPFCLK_A),
- PINMUX_IPSR_GPSR(IP13_11_8, SSI_SDATA9),
- PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKC_A, SEL_ADGC_0),
- PINMUX_IPSR_GPSR(IP13_11_8, SCK1),
- PINMUX_IPSR_GPSR(IP13_15_12, MLB_CLK),
- PINMUX_IPSR_MSEL(IP13_15_12, RX0_B, SEL_SCIF0_1),
- PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_A, SEL_DRIF0_0),
- PINMUX_IPSR_MSEL(IP13_15_12, SCL1_B, SEL_I2C1_1),
- PINMUX_IPSR_MSEL(IP13_15_12, TCLK1_B, SEL_TIMER_TMU_1),
- PINMUX_IPSR_GPSR(IP13_15_12, SIM0_RST_A),
- PINMUX_IPSR_GPSR(IP13_19_16, MLB_SIG),
- PINMUX_IPSR_MSEL(IP13_19_16, SCK0_B, SEL_SCIF0_1),
- PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_A, SEL_DRIF0_0),
- PINMUX_IPSR_MSEL(IP13_19_16, SDA1_B, SEL_I2C1_1),
- PINMUX_IPSR_MSEL(IP13_19_16, TCLK2_B, SEL_TIMER_TMU_1),
- PINMUX_IPSR_MSEL(IP13_19_16, SIM0_D_A, SEL_SIMCARD_0),
- PINMUX_IPSR_GPSR(IP13_23_20, MLB_DAT),
- PINMUX_IPSR_GPSR(IP13_23_20, TX0_B),
- PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_A, SEL_DRIF0_0),
- PINMUX_IPSR_GPSR(IP13_23_20, SIM0_CLK_A),
- PINMUX_IPSR_GPSR(IP13_27_24, SSI_SCK01239),
- PINMUX_IPSR_GPSR(IP13_31_28, SSI_WS01239),
- /* IPSR14 */
- PINMUX_IPSR_GPSR(IP14_3_0, SSI_SDATA0),
- PINMUX_IPSR_GPSR(IP14_7_4, SSI_SDATA1),
- PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_B, SEL_ADGC_1),
- PINMUX_IPSR_MSEL(IP14_7_4, PWM0_B, SEL_PWM0_1),
- PINMUX_IPSR_GPSR(IP14_11_8, SSI_SDATA2),
- PINMUX_IPSR_GPSR(IP14_11_8, AUDIO_CLKOUT2_B),
- PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK9_A, SEL_SSI9_0),
- PINMUX_IPSR_MSEL(IP14_11_8, PWM1_B, SEL_PWM1_1),
- PINMUX_IPSR_GPSR(IP14_15_12, SSI_SCK349),
- PINMUX_IPSR_MSEL(IP14_15_12, PWM2_C, SEL_PWM2_2),
- PINMUX_IPSR_GPSR(IP14_19_16, SSI_WS349),
- PINMUX_IPSR_MSEL(IP14_19_16, PWM3_C, SEL_PWM3_2),
- PINMUX_IPSR_GPSR(IP14_23_20, SSI_SDATA3),
- PINMUX_IPSR_GPSR(IP14_23_20, AUDIO_CLKOUT1_C),
- PINMUX_IPSR_MSEL(IP14_23_20, AUDIO_CLKB_B, SEL_ADGB_1),
- PINMUX_IPSR_MSEL(IP14_23_20, PWM4_B, SEL_PWM4_1),
- PINMUX_IPSR_GPSR(IP14_27_24, SSI_SDATA4),
- PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS9_A, SEL_SSI9_0),
- PINMUX_IPSR_MSEL(IP14_27_24, PWM5_B, SEL_PWM5_1),
- PINMUX_IPSR_GPSR(IP14_31_28, SSI_SCK5),
- PINMUX_IPSR_MSEL(IP14_31_28, HRX0_B, SEL_HSCIF0_1),
- PINMUX_IPSR_GPSR(IP14_31_28, USB0_PWEN_B),
- PINMUX_IPSR_MSEL(IP14_31_28, SCL2_D, SEL_I2C2_3),
- PINMUX_IPSR_MSEL(IP14_31_28, PWM6_B, SEL_PWM6_1),
- /* IPSR15 */
- PINMUX_IPSR_GPSR(IP15_3_0, SSI_WS5),
- PINMUX_IPSR_GPSR(IP15_3_0, HTX0_B),
- PINMUX_IPSR_MSEL(IP15_3_0, USB0_OVC_B, SEL_USB_20_CH0_1),
- PINMUX_IPSR_MSEL(IP15_3_0, SDA2_D, SEL_I2C2_3),
- PINMUX_IPSR_GPSR(IP15_7_4, SSI_SDATA5),
- PINMUX_IPSR_MSEL(IP15_7_4, HSCK0_B, SEL_HSCIF0_1),
- PINMUX_IPSR_MSEL(IP15_7_4, AUDIO_CLKB_C, SEL_ADGB_2),
- PINMUX_IPSR_GPSR(IP15_7_4, TPU0TO0),
- PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK6),
- PINMUX_IPSR_MSEL(IP15_11_8, HSCK2_A, SEL_HSCIF2_0),
- PINMUX_IPSR_MSEL(IP15_11_8, AUDIO_CLKC_C, SEL_ADGC_2),
- PINMUX_IPSR_GPSR(IP15_11_8, TPU0TO1),
- PINMUX_IPSR_MSEL(IP15_11_8, FSO_CFE_0_N_B, SEL_FSO_1),
- PINMUX_IPSR_GPSR(IP15_11_8, SIM0_RST_B),
- PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS6),
- PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
- PINMUX_IPSR_GPSR(IP15_15_12, AUDIO_CLKOUT2_C),
- PINMUX_IPSR_GPSR(IP15_15_12, TPU0TO2),
- PINMUX_IPSR_MSEL(IP15_15_12, SDA1_D, SEL_I2C1_3),
- PINMUX_IPSR_MSEL(IP15_15_12, FSO_CFE_1_N_B, SEL_FSO_1),
- PINMUX_IPSR_MSEL(IP15_15_12, SIM0_D_B, SEL_SIMCARD_1),
- PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA6),
- PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
- PINMUX_IPSR_GPSR(IP15_19_16, AUDIO_CLKOUT3_C),
- PINMUX_IPSR_GPSR(IP15_19_16, TPU0TO3),
- PINMUX_IPSR_MSEL(IP15_19_16, SCL1_D, SEL_I2C1_3),
- PINMUX_IPSR_MSEL(IP15_19_16, FSO_TOE_N_B, SEL_FSO_1),
- PINMUX_IPSR_GPSR(IP15_19_16, SIM0_CLK_B),
- PINMUX_IPSR_GPSR(IP15_23_20, AUDIO_CLKA),
- PINMUX_IPSR_GPSR(IP15_27_24, USB30_PWEN),
- PINMUX_IPSR_GPSR(IP15_27_24, USB0_PWEN_A),
- PINMUX_IPSR_GPSR(IP15_31_28, USB30_OVC),
- PINMUX_IPSR_MSEL(IP15_31_28, USB0_OVC_A, SEL_USB_20_CH0_0),
- /*
- * Static pins can not be muxed between different functions but
- * still needs a mark entry in the pinmux list. Add each static
- * pin to the list without an associated function. The sh-pfc
- * core will do the right thing and skip trying to mux then pin
- * while still applying configuration to it
- */
- #define FM(x) PINMUX_DATA(x##_MARK, 0),
- PINMUX_STATIC
- #undef FM
- };
- /*
- * R8A77990 has 7 banks with 32 GPIOs in each => 224 GPIOs.
- * Physical layout rows: A - AE, cols: 1 - 25.
- */
- #define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r))
- #define PIN_NUMBER(r, c) (((r) - 'A') * 25 + (c) + 300)
- #define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c)
- #define PIN_NONE U16_MAX
- static const struct sh_pfc_pin pinmux_pins[] = {
- PINMUX_GPIO_GP_ALL(),
- /*
- * Pins not associated with a GPIO port.
- *
- * The pin positions are different between different R8A77990
- * packages, all that is needed for the pfc driver is a unique
- * number for each pin. To this end use the pin layout from
- * R8A77990 to calculate a unique number for each pin.
- */
- SH_PFC_PIN_NAMED_CFG('F', 1, TRST_N, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('F', 3, TMS, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('F', 4, TCK, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('G', 2, TDI, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('G', 3, FSCLKST_N, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('H', 1, ASEBRK, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('N', 1, AVB_TXC, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('N', 2, AVB_TD0, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('N', 3, AVB_TD1, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('N', 5, AVB_TD2, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('N', 6, AVB_TD3, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('P', 3, AVB_TX_CTL, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('P', 4, AVB_MDIO, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('P', 5, AVB_MDC, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG('T', 21, MLB_REF, CFG_FLAGS),
- SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 3, PRESETOUT_N, CFG_FLAGS),
- };
- /* - AUDIO CLOCK ------------------------------------------------------------ */
- static const unsigned int audio_clk_a_pins[] = {
- /* CLK A */
- RCAR_GP_PIN(6, 8),
- };
- static const unsigned int audio_clk_a_mux[] = {
- AUDIO_CLKA_MARK,
- };
- static const unsigned int audio_clk_b_a_pins[] = {
- /* CLK B_A */
- RCAR_GP_PIN(5, 7),
- };
- static const unsigned int audio_clk_b_a_mux[] = {
- AUDIO_CLKB_A_MARK,
- };
- static const unsigned int audio_clk_b_b_pins[] = {
- /* CLK B_B */
- RCAR_GP_PIN(6, 7),
- };
- static const unsigned int audio_clk_b_b_mux[] = {
- AUDIO_CLKB_B_MARK,
- };
- static const unsigned int audio_clk_b_c_pins[] = {
- /* CLK B_C */
- RCAR_GP_PIN(6, 13),
- };
- static const unsigned int audio_clk_b_c_mux[] = {
- AUDIO_CLKB_C_MARK,
- };
- static const unsigned int audio_clk_c_a_pins[] = {
- /* CLK C_A */
- RCAR_GP_PIN(5, 16),
- };
- static const unsigned int audio_clk_c_a_mux[] = {
- AUDIO_CLKC_A_MARK,
- };
- static const unsigned int audio_clk_c_b_pins[] = {
- /* CLK C_B */
- RCAR_GP_PIN(6, 3),
- };
- static const unsigned int audio_clk_c_b_mux[] = {
- AUDIO_CLKC_B_MARK,
- };
- static const unsigned int audio_clk_c_c_pins[] = {
- /* CLK C_C */
- RCAR_GP_PIN(6, 14),
- };
- static const unsigned int audio_clk_c_c_mux[] = {
- AUDIO_CLKC_C_MARK,
- };
- static const unsigned int audio_clkout_a_pins[] = {
- /* CLKOUT_A */
- RCAR_GP_PIN(5, 3),
- };
- static const unsigned int audio_clkout_a_mux[] = {
- AUDIO_CLKOUT_A_MARK,
- };
- static const unsigned int audio_clkout_b_pins[] = {
- /* CLKOUT_B */
- RCAR_GP_PIN(5, 13),
- };
- static const unsigned int audio_clkout_b_mux[] = {
- AUDIO_CLKOUT_B_MARK,
- };
- static const unsigned int audio_clkout1_a_pins[] = {
- /* CLKOUT1_A */
- RCAR_GP_PIN(5, 4),
- };
- static const unsigned int audio_clkout1_a_mux[] = {
- AUDIO_CLKOUT1_A_MARK,
- };
- static const unsigned int audio_clkout1_b_pins[] = {
- /* CLKOUT1_B */
- RCAR_GP_PIN(5, 5),
- };
- static const unsigned int audio_clkout1_b_mux[] = {
- AUDIO_CLKOUT1_B_MARK,
- };
- static const unsigned int audio_clkout1_c_pins[] = {
- /* CLKOUT1_C */
- RCAR_GP_PIN(6, 7),
- };
- static const unsigned int audio_clkout1_c_mux[] = {
- AUDIO_CLKOUT1_C_MARK,
- };
- static const unsigned int audio_clkout2_a_pins[] = {
- /* CLKOUT2_A */
- RCAR_GP_PIN(5, 8),
- };
- static const unsigned int audio_clkout2_a_mux[] = {
- AUDIO_CLKOUT2_A_MARK,
- };
- static const unsigned int audio_clkout2_b_pins[] = {
- /* CLKOUT2_B */
- RCAR_GP_PIN(6, 4),
- };
- static const unsigned int audio_clkout2_b_mux[] = {
- AUDIO_CLKOUT2_B_MARK,
- };
- static const unsigned int audio_clkout2_c_pins[] = {
- /* CLKOUT2_C */
- RCAR_GP_PIN(6, 15),
- };
- static const unsigned int audio_clkout2_c_mux[] = {
- AUDIO_CLKOUT2_C_MARK,
- };
- static const unsigned int audio_clkout3_a_pins[] = {
- /* CLKOUT3_A */
- RCAR_GP_PIN(5, 9),
- };
- static const unsigned int audio_clkout3_a_mux[] = {
- AUDIO_CLKOUT3_A_MARK,
- };
- static const unsigned int audio_clkout3_b_pins[] = {
- /* CLKOUT3_B */
- RCAR_GP_PIN(5, 6),
- };
- static const unsigned int audio_clkout3_b_mux[] = {
- AUDIO_CLKOUT3_B_MARK,
- };
- static const unsigned int audio_clkout3_c_pins[] = {
- /* CLKOUT3_C */
- RCAR_GP_PIN(6, 16),
- };
- static const unsigned int audio_clkout3_c_mux[] = {
- AUDIO_CLKOUT3_C_MARK,
- };
- /* - EtherAVB --------------------------------------------------------------- */
- static const unsigned int avb_link_pins[] = {
- /* AVB_LINK */
- RCAR_GP_PIN(2, 23),
- };
- static const unsigned int avb_link_mux[] = {
- AVB_LINK_MARK,
- };
- static const unsigned int avb_magic_pins[] = {
- /* AVB_MAGIC */
- RCAR_GP_PIN(2, 22),
- };
- static const unsigned int avb_magic_mux[] = {
- AVB_MAGIC_MARK,
- };
- static const unsigned int avb_phy_int_pins[] = {
- /* AVB_PHY_INT */
- RCAR_GP_PIN(2, 21),
- };
- static const unsigned int avb_phy_int_mux[] = {
- AVB_PHY_INT_MARK,
- };
- static const unsigned int avb_mii_pins[] = {
- /*
- * AVB_RX_CTL, AVB_RXC, AVB_RD0,
- * AVB_RD1, AVB_RD2, AVB_RD3,
- * AVB_TXCREFCLK
- */
- RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
- RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
- RCAR_GP_PIN(2, 20),
- };
- static const unsigned int avb_mii_mux[] = {
- AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
- AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
- AVB_TXCREFCLK_MARK,
- };
- static const unsigned int avb_avtp_pps_pins[] = {
- /* AVB_AVTP_PPS */
- RCAR_GP_PIN(1, 2),
- };
- static const unsigned int avb_avtp_pps_mux[] = {
- AVB_AVTP_PPS_MARK,
- };
- static const unsigned int avb_avtp_match_a_pins[] = {
- /* AVB_AVTP_MATCH_A */
- RCAR_GP_PIN(2, 24),
- };
- static const unsigned int avb_avtp_match_a_mux[] = {
- AVB_AVTP_MATCH_A_MARK,
- };
- static const unsigned int avb_avtp_capture_a_pins[] = {
- /* AVB_AVTP_CAPTURE_A */
- RCAR_GP_PIN(2, 25),
- };
- static const unsigned int avb_avtp_capture_a_mux[] = {
- AVB_AVTP_CAPTURE_A_MARK,
- };
- /* - CAN ------------------------------------------------------------------ */
- static const unsigned int can0_data_pins[] = {
- /* TX, RX */
- RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
- };
- static const unsigned int can0_data_mux[] = {
- CAN0_TX_MARK, CAN0_RX_MARK,
- };
- static const unsigned int can1_data_pins[] = {
- /* TX, RX */
- RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
- };
- static const unsigned int can1_data_mux[] = {
- CAN1_TX_MARK, CAN1_RX_MARK,
- };
- /* - CAN Clock -------------------------------------------------------------- */
- static const unsigned int can_clk_pins[] = {
- /* CLK */
- RCAR_GP_PIN(0, 14),
- };
- static const unsigned int can_clk_mux[] = {
- CAN_CLK_MARK,
- };
- /* - CAN FD --------------------------------------------------------------- */
- static const unsigned int canfd0_data_pins[] = {
- /* TX, RX */
- RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
- };
- static const unsigned int canfd0_data_mux[] = {
- CANFD0_TX_MARK, CANFD0_RX_MARK,
- };
- static const unsigned int canfd1_data_pins[] = {
- /* TX, RX */
- RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
- };
- static const unsigned int canfd1_data_mux[] = {
- CANFD1_TX_MARK, CANFD1_RX_MARK,
- };
- /* - DRIF0 --------------------------------------------------------------- */
- static const unsigned int drif0_ctrl_a_pins[] = {
- /* CLK, SYNC */
- RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 19),
- };
- static const unsigned int drif0_ctrl_a_mux[] = {
- RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
- };
- static const unsigned int drif0_data0_a_pins[] = {
- /* D0 */
- RCAR_GP_PIN(5, 17),
- };
- static const unsigned int drif0_data0_a_mux[] = {
- RIF0_D0_A_MARK,
- };
- static const unsigned int drif0_data1_a_pins[] = {
- /* D1 */
- RCAR_GP_PIN(5, 18),
- };
- static const unsigned int drif0_data1_a_mux[] = {
- RIF0_D1_A_MARK,
- };
- static const unsigned int drif0_ctrl_b_pins[] = {
- /* CLK, SYNC */
- RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
- };
- static const unsigned int drif0_ctrl_b_mux[] = {
- RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
- };
- static const unsigned int drif0_data0_b_pins[] = {
- /* D0 */
- RCAR_GP_PIN(3, 13),
- };
- static const unsigned int drif0_data0_b_mux[] = {
- RIF0_D0_B_MARK,
- };
- static const unsigned int drif0_data1_b_pins[] = {
- /* D1 */
- RCAR_GP_PIN(3, 14),
- };
- static const unsigned int drif0_data1_b_mux[] = {
- RIF0_D1_B_MARK,
- };
- /* - DRIF1 --------------------------------------------------------------- */
- static const unsigned int drif1_ctrl_pins[] = {
- /* CLK, SYNC */
- RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 1),
- };
- static const unsigned int drif1_ctrl_mux[] = {
- RIF1_CLK_MARK, RIF1_SYNC_MARK,
- };
- static const unsigned int drif1_data0_pins[] = {
- /* D0 */
- RCAR_GP_PIN(5, 2),
- };
- static const unsigned int drif1_data0_mux[] = {
- RIF1_D0_MARK,
- };
- static const unsigned int drif1_data1_pins[] = {
- /* D1 */
- RCAR_GP_PIN(5, 3),
- };
- static const unsigned int drif1_data1_mux[] = {
- RIF1_D1_MARK,
- };
- /* - DRIF2 --------------------------------------------------------------- */
- static const unsigned int drif2_ctrl_a_pins[] = {
- /* CLK, SYNC */
- RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
- };
- static const unsigned int drif2_ctrl_a_mux[] = {
- RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
- };
- static const unsigned int drif2_data0_a_pins[] = {
- /* D0 */
- RCAR_GP_PIN(2, 8),
- };
- static const unsigned int drif2_data0_a_mux[] = {
- RIF2_D0_A_MARK,
- };
- static const unsigned int drif2_data1_a_pins[] = {
- /* D1 */
- RCAR_GP_PIN(2, 9),
- };
- static const unsigned int drif2_data1_a_mux[] = {
- RIF2_D1_A_MARK,
- };
- static const unsigned int drif2_ctrl_b_pins[] = {
- /* CLK, SYNC */
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- };
- static const unsigned int drif2_ctrl_b_mux[] = {
- RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
- };
- static const unsigned int drif2_data0_b_pins[] = {
- /* D0 */
- RCAR_GP_PIN(1, 6),
- };
- static const unsigned int drif2_data0_b_mux[] = {
- RIF2_D0_B_MARK,
- };
- static const unsigned int drif2_data1_b_pins[] = {
- /* D1 */
- RCAR_GP_PIN(1, 7),
- };
- static const unsigned int drif2_data1_b_mux[] = {
- RIF2_D1_B_MARK,
- };
- /* - DRIF3 --------------------------------------------------------------- */
- static const unsigned int drif3_ctrl_a_pins[] = {
- /* CLK, SYNC */
- RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
- };
- static const unsigned int drif3_ctrl_a_mux[] = {
- RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
- };
- static const unsigned int drif3_data0_a_pins[] = {
- /* D0 */
- RCAR_GP_PIN(2, 12),
- };
- static const unsigned int drif3_data0_a_mux[] = {
- RIF3_D0_A_MARK,
- };
- static const unsigned int drif3_data1_a_pins[] = {
- /* D1 */
- RCAR_GP_PIN(2, 13),
- };
- static const unsigned int drif3_data1_a_mux[] = {
- RIF3_D1_A_MARK,
- };
- static const unsigned int drif3_ctrl_b_pins[] = {
- /* CLK, SYNC */
- RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
- };
- static const unsigned int drif3_ctrl_b_mux[] = {
- RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
- };
- static const unsigned int drif3_data0_b_pins[] = {
- /* D0 */
- RCAR_GP_PIN(0, 10),
- };
- static const unsigned int drif3_data0_b_mux[] = {
- RIF3_D0_B_MARK,
- };
- static const unsigned int drif3_data1_b_pins[] = {
- /* D1 */
- RCAR_GP_PIN(0, 11),
- };
- static const unsigned int drif3_data1_b_mux[] = {
- RIF3_D1_B_MARK,
- };
- /* - DU --------------------------------------------------------------------- */
- static const unsigned int du_rgb666_pins[] = {
- /* R[7:2], G[7:2], B[7:2] */
- RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
- RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0),
- RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11),
- RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
- };
- static const unsigned int du_rgb666_mux[] = {
- DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
- DU_DR3_MARK, DU_DR2_MARK,
- DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
- DU_DG3_MARK, DU_DG2_MARK,
- DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
- DU_DB3_MARK, DU_DB2_MARK,
- };
- static const unsigned int du_rgb888_pins[] = {
- /* R[7:0], G[7:0], B[7:0] */
- RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
- RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0),
- RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
- RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11),
- RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9),
- RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
- RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
- };
- static const unsigned int du_rgb888_mux[] = {
- DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
- DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
- DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
- DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
- DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
- DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
- };
- static const unsigned int du_clk_out_0_pins[] = {
- /* CLKOUT */
- RCAR_GP_PIN(1, 3),
- };
- static const unsigned int du_clk_out_0_mux[] = {
- DU_DOTCLKOUT0_MARK
- };
- static const unsigned int du_sync_pins[] = {
- /* VSYNC, HSYNC */
- RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
- };
- static const unsigned int du_sync_mux[] = {
- DU_VSYNC_MARK, DU_HSYNC_MARK
- };
- static const unsigned int du_cde_pins[] = {
- /* CDE */
- RCAR_GP_PIN(1, 0),
- };
- static const unsigned int du_cde_mux[] = {
- DU_CDE_MARK,
- };
- static const unsigned int du_disp_pins[] = {
- /* DISP */
- RCAR_GP_PIN(1, 2),
- };
- static const unsigned int du_disp_mux[] = {
- DU_DISP_MARK,
- };
- static const unsigned int du_disp_cde_pins[] = {
- /* DISP/CDE */
- RCAR_GP_PIN(1, 1),
- };
- static const unsigned int du_disp_cde_mux[] = {
- DU_DISP_CDE_MARK,
- };
- static const unsigned int du_clk_in_0_pins[] = {
- /* DOTCLKIN0 */
- RCAR_GP_PIN(0, 16),
- };
- static const unsigned int du_clk_in_0_mux[] = {
- DU_DOTCLKIN0_MARK,
- };
- static const unsigned int du_clk_in_1_pins[] = {
- /* DOTCLKIN0 */
- RCAR_GP_PIN(1, 1),
- };
- static const unsigned int du_clk_in_1_mux[] = {
- DU_DOTCLKIN1_MARK,
- };
- /* - HSCIF0 --------------------------------------------------*/
- static const unsigned int hscif0_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
- };
- static const unsigned int hscif0_data_a_mux[] = {
- HRX0_A_MARK, HTX0_A_MARK,
- };
- static const unsigned int hscif0_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(5, 7),
- };
- static const unsigned int hscif0_clk_a_mux[] = {
- HSCK0_A_MARK,
- };
- static const unsigned int hscif0_ctrl_a_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
- };
- static const unsigned int hscif0_ctrl_a_mux[] = {
- HRTS0_N_A_MARK, HCTS0_N_A_MARK,
- };
- static const unsigned int hscif0_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
- };
- static const unsigned int hscif0_data_b_mux[] = {
- HRX0_B_MARK, HTX0_B_MARK,
- };
- static const unsigned int hscif0_clk_b_pins[] = {
- /* SCK */
- RCAR_GP_PIN(6, 13),
- };
- static const unsigned int hscif0_clk_b_mux[] = {
- HSCK0_B_MARK,
- };
- /* - HSCIF1 ------------------------------------------------- */
- static const unsigned int hscif1_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
- };
- static const unsigned int hscif1_data_a_mux[] = {
- HRX1_A_MARK, HTX1_A_MARK,
- };
- static const unsigned int hscif1_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(5, 0),
- };
- static const unsigned int hscif1_clk_a_mux[] = {
- HSCK1_A_MARK,
- };
- static const unsigned int hscif1_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2),
- };
- static const unsigned int hscif1_data_b_mux[] = {
- HRX1_B_MARK, HTX1_B_MARK,
- };
- static const unsigned int hscif1_clk_b_pins[] = {
- /* SCK */
- RCAR_GP_PIN(3, 0),
- };
- static const unsigned int hscif1_clk_b_mux[] = {
- HSCK1_B_MARK,
- };
- static const unsigned int hscif1_ctrl_b_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
- };
- static const unsigned int hscif1_ctrl_b_mux[] = {
- HRTS1_N_B_MARK, HCTS1_N_B_MARK,
- };
- /* - HSCIF2 ------------------------------------------------- */
- static const unsigned int hscif2_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
- };
- static const unsigned int hscif2_data_a_mux[] = {
- HRX2_A_MARK, HTX2_A_MARK,
- };
- static const unsigned int hscif2_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(6, 14),
- };
- static const unsigned int hscif2_clk_a_mux[] = {
- HSCK2_A_MARK,
- };
- static const unsigned int hscif2_ctrl_a_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
- };
- static const unsigned int hscif2_ctrl_a_mux[] = {
- HRTS2_N_A_MARK, HCTS2_N_A_MARK,
- };
- static const unsigned int hscif2_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
- };
- static const unsigned int hscif2_data_b_mux[] = {
- HRX2_B_MARK, HTX2_B_MARK,
- };
- /* - HSCIF3 ------------------------------------------------*/
- static const unsigned int hscif3_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
- };
- static const unsigned int hscif3_data_a_mux[] = {
- HRX3_A_MARK, HTX3_A_MARK,
- };
- static const unsigned int hscif3_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
- };
- static const unsigned int hscif3_data_b_mux[] = {
- HRX3_B_MARK, HTX3_B_MARK,
- };
- static const unsigned int hscif3_clk_b_pins[] = {
- /* SCK */
- RCAR_GP_PIN(0, 4),
- };
- static const unsigned int hscif3_clk_b_mux[] = {
- HSCK3_B_MARK,
- };
- static const unsigned int hscif3_data_c_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 9),
- };
- static const unsigned int hscif3_data_c_mux[] = {
- HRX3_C_MARK, HTX3_C_MARK,
- };
- static const unsigned int hscif3_clk_c_pins[] = {
- /* SCK */
- RCAR_GP_PIN(2, 11),
- };
- static const unsigned int hscif3_clk_c_mux[] = {
- HSCK3_C_MARK,
- };
- static const unsigned int hscif3_ctrl_c_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 12),
- };
- static const unsigned int hscif3_ctrl_c_mux[] = {
- HRTS3_N_C_MARK, HCTS3_N_C_MARK,
- };
- static const unsigned int hscif3_data_d_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 0),
- };
- static const unsigned int hscif3_data_d_mux[] = {
- HRX3_D_MARK, HTX3_D_MARK,
- };
- static const unsigned int hscif3_data_e_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
- };
- static const unsigned int hscif3_data_e_mux[] = {
- HRX3_E_MARK, HTX3_E_MARK,
- };
- static const unsigned int hscif3_ctrl_e_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 8),
- };
- static const unsigned int hscif3_ctrl_e_mux[] = {
- HRTS3_N_E_MARK, HCTS3_N_E_MARK,
- };
- /* - HSCIF4 -------------------------------------------------- */
- static const unsigned int hscif4_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
- };
- static const unsigned int hscif4_data_a_mux[] = {
- HRX4_A_MARK, HTX4_A_MARK,
- };
- static const unsigned int hscif4_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(2, 0),
- };
- static const unsigned int hscif4_clk_a_mux[] = {
- HSCK4_A_MARK,
- };
- static const unsigned int hscif4_ctrl_a_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1),
- };
- static const unsigned int hscif4_ctrl_a_mux[] = {
- HRTS4_N_A_MARK, HCTS4_N_A_MARK,
- };
- static const unsigned int hscif4_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
- };
- static const unsigned int hscif4_data_b_mux[] = {
- HRX4_B_MARK, HTX4_B_MARK,
- };
- static const unsigned int hscif4_clk_b_pins[] = {
- /* SCK */
- RCAR_GP_PIN(2, 6),
- };
- static const unsigned int hscif4_clk_b_mux[] = {
- HSCK4_B_MARK,
- };
- static const unsigned int hscif4_data_c_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
- };
- static const unsigned int hscif4_data_c_mux[] = {
- HRX4_C_MARK, HTX4_C_MARK,
- };
- static const unsigned int hscif4_data_d_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
- };
- static const unsigned int hscif4_data_d_mux[] = {
- HRX4_D_MARK, HTX4_D_MARK,
- };
- static const unsigned int hscif4_data_e_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
- };
- static const unsigned int hscif4_data_e_mux[] = {
- HRX4_E_MARK, HTX4_E_MARK,
- };
- /* - I2C -------------------------------------------------------------------- */
- static const unsigned int i2c1_a_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
- };
- static const unsigned int i2c1_a_mux[] = {
- SCL1_A_MARK, SDA1_A_MARK,
- };
- static const unsigned int i2c1_b_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
- };
- static const unsigned int i2c1_b_mux[] = {
- SCL1_B_MARK, SDA1_B_MARK,
- };
- static const unsigned int i2c1_c_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 5),
- };
- static const unsigned int i2c1_c_mux[] = {
- SCL1_C_MARK, SDA1_C_MARK,
- };
- static const unsigned int i2c1_d_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
- };
- static const unsigned int i2c1_d_mux[] = {
- SCL1_D_MARK, SDA1_D_MARK,
- };
- static const unsigned int i2c2_a_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 0),
- };
- static const unsigned int i2c2_a_mux[] = {
- SCL2_A_MARK, SDA2_A_MARK,
- };
- static const unsigned int i2c2_b_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
- };
- static const unsigned int i2c2_b_mux[] = {
- SCL2_B_MARK, SDA2_B_MARK,
- };
- static const unsigned int i2c2_c_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
- };
- static const unsigned int i2c2_c_mux[] = {
- SCL2_C_MARK, SDA2_C_MARK,
- };
- static const unsigned int i2c2_d_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
- };
- static const unsigned int i2c2_d_mux[] = {
- SCL2_D_MARK, SDA2_D_MARK,
- };
- static const unsigned int i2c2_e_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 0),
- };
- static const unsigned int i2c2_e_mux[] = {
- SCL2_E_MARK, SDA2_E_MARK,
- };
- static const unsigned int i2c4_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
- };
- static const unsigned int i2c4_mux[] = {
- SCL4_MARK, SDA4_MARK,
- };
- static const unsigned int i2c5_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
- };
- static const unsigned int i2c5_mux[] = {
- SCL5_MARK, SDA5_MARK,
- };
- static const unsigned int i2c6_a_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
- };
- static const unsigned int i2c6_a_mux[] = {
- SCL6_A_MARK, SDA6_A_MARK,
- };
- static const unsigned int i2c6_b_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
- };
- static const unsigned int i2c6_b_mux[] = {
- SCL6_B_MARK, SDA6_B_MARK,
- };
- static const unsigned int i2c7_a_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25),
- };
- static const unsigned int i2c7_a_mux[] = {
- SCL7_A_MARK, SDA7_A_MARK,
- };
- static const unsigned int i2c7_b_pins[] = {
- /* SCL, SDA */
- RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
- };
- static const unsigned int i2c7_b_mux[] = {
- SCL7_B_MARK, SDA7_B_MARK,
- };
- /* - INTC-EX ---------------------------------------------------------------- */
- static const unsigned int intc_ex_irq0_pins[] = {
- /* IRQ0 */
- RCAR_GP_PIN(1, 0),
- };
- static const unsigned int intc_ex_irq0_mux[] = {
- IRQ0_MARK,
- };
- /* - MSIOF0 ----------------------------------------------------------------- */
- static const unsigned int msiof0_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(5, 10),
- };
- static const unsigned int msiof0_clk_mux[] = {
- MSIOF0_SCK_MARK,
- };
- static const unsigned int msiof0_sync_pins[] = {
- /* SYNC */
- RCAR_GP_PIN(5, 13),
- };
- static const unsigned int msiof0_sync_mux[] = {
- MSIOF0_SYNC_MARK,
- };
- static const unsigned int msiof0_ss1_pins[] = {
- /* SS1 */
- RCAR_GP_PIN(5, 14),
- };
- static const unsigned int msiof0_ss1_mux[] = {
- MSIOF0_SS1_MARK,
- };
- static const unsigned int msiof0_ss2_pins[] = {
- /* SS2 */
- RCAR_GP_PIN(5, 15),
- };
- static const unsigned int msiof0_ss2_mux[] = {
- MSIOF0_SS2_MARK,
- };
- static const unsigned int msiof0_txd_pins[] = {
- /* TXD */
- RCAR_GP_PIN(5, 12),
- };
- static const unsigned int msiof0_txd_mux[] = {
- MSIOF0_TXD_MARK,
- };
- static const unsigned int msiof0_rxd_pins[] = {
- /* RXD */
- RCAR_GP_PIN(5, 11),
- };
- static const unsigned int msiof0_rxd_mux[] = {
- MSIOF0_RXD_MARK,
- };
- /* - MSIOF1 ----------------------------------------------------------------- */
- static const unsigned int msiof1_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(1, 19),
- };
- static const unsigned int msiof1_clk_mux[] = {
- MSIOF1_SCK_MARK,
- };
- static const unsigned int msiof1_sync_pins[] = {
- /* SYNC */
- RCAR_GP_PIN(1, 16),
- };
- static const unsigned int msiof1_sync_mux[] = {
- MSIOF1_SYNC_MARK,
- };
- static const unsigned int msiof1_ss1_pins[] = {
- /* SS1 */
- RCAR_GP_PIN(1, 14),
- };
- static const unsigned int msiof1_ss1_mux[] = {
- MSIOF1_SS1_MARK,
- };
- static const unsigned int msiof1_ss2_pins[] = {
- /* SS2 */
- RCAR_GP_PIN(1, 15),
- };
- static const unsigned int msiof1_ss2_mux[] = {
- MSIOF1_SS2_MARK,
- };
- static const unsigned int msiof1_txd_pins[] = {
- /* TXD */
- RCAR_GP_PIN(1, 18),
- };
- static const unsigned int msiof1_txd_mux[] = {
- MSIOF1_TXD_MARK,
- };
- static const unsigned int msiof1_rxd_pins[] = {
- /* RXD */
- RCAR_GP_PIN(1, 17),
- };
- static const unsigned int msiof1_rxd_mux[] = {
- MSIOF1_RXD_MARK,
- };
- /* - MSIOF2 ----------------------------------------------------------------- */
- static const unsigned int msiof2_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(0, 8),
- };
- static const unsigned int msiof2_clk_a_mux[] = {
- MSIOF2_SCK_A_MARK,
- };
- static const unsigned int msiof2_sync_a_pins[] = {
- /* SYNC */
- RCAR_GP_PIN(0, 9),
- };
- static const unsigned int msiof2_sync_a_mux[] = {
- MSIOF2_SYNC_A_MARK,
- };
- static const unsigned int msiof2_ss1_a_pins[] = {
- /* SS1 */
- RCAR_GP_PIN(0, 15),
- };
- static const unsigned int msiof2_ss1_a_mux[] = {
- MSIOF2_SS1_A_MARK,
- };
- static const unsigned int msiof2_ss2_a_pins[] = {
- /* SS2 */
- RCAR_GP_PIN(0, 14),
- };
- static const unsigned int msiof2_ss2_a_mux[] = {
- MSIOF2_SS2_A_MARK,
- };
- static const unsigned int msiof2_txd_a_pins[] = {
- /* TXD */
- RCAR_GP_PIN(0, 11),
- };
- static const unsigned int msiof2_txd_a_mux[] = {
- MSIOF2_TXD_A_MARK,
- };
- static const unsigned int msiof2_rxd_a_pins[] = {
- /* RXD */
- RCAR_GP_PIN(0, 10),
- };
- static const unsigned int msiof2_rxd_a_mux[] = {
- MSIOF2_RXD_A_MARK,
- };
- static const unsigned int msiof2_clk_b_pins[] = {
- /* SCK */
- RCAR_GP_PIN(1, 13),
- };
- static const unsigned int msiof2_clk_b_mux[] = {
- MSIOF2_SCK_B_MARK,
- };
- static const unsigned int msiof2_sync_b_pins[] = {
- /* SYNC */
- RCAR_GP_PIN(1, 10),
- };
- static const unsigned int msiof2_sync_b_mux[] = {
- MSIOF2_SYNC_B_MARK,
- };
- static const unsigned int msiof2_ss1_b_pins[] = {
- /* SS1 */
- RCAR_GP_PIN(1, 16),
- };
- static const unsigned int msiof2_ss1_b_mux[] = {
- MSIOF2_SS1_B_MARK,
- };
- static const unsigned int msiof2_ss2_b_pins[] = {
- /* SS2 */
- RCAR_GP_PIN(1, 12),
- };
- static const unsigned int msiof2_ss2_b_mux[] = {
- MSIOF2_SS2_B_MARK,
- };
- static const unsigned int msiof2_txd_b_pins[] = {
- /* TXD */
- RCAR_GP_PIN(1, 15),
- };
- static const unsigned int msiof2_txd_b_mux[] = {
- MSIOF2_TXD_B_MARK,
- };
- static const unsigned int msiof2_rxd_b_pins[] = {
- /* RXD */
- RCAR_GP_PIN(1, 14),
- };
- static const unsigned int msiof2_rxd_b_mux[] = {
- MSIOF2_RXD_B_MARK,
- };
- /* - MSIOF3 ----------------------------------------------------------------- */
- static const unsigned int msiof3_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(0, 0),
- };
- static const unsigned int msiof3_clk_a_mux[] = {
- MSIOF3_SCK_A_MARK,
- };
- static const unsigned int msiof3_sync_a_pins[] = {
- /* SYNC */
- RCAR_GP_PIN(0, 1),
- };
- static const unsigned int msiof3_sync_a_mux[] = {
- MSIOF3_SYNC_A_MARK,
- };
- static const unsigned int msiof3_ss1_a_pins[] = {
- /* SS1 */
- RCAR_GP_PIN(0, 15),
- };
- static const unsigned int msiof3_ss1_a_mux[] = {
- MSIOF3_SS1_A_MARK,
- };
- static const unsigned int msiof3_ss2_a_pins[] = {
- /* SS2 */
- RCAR_GP_PIN(0, 4),
- };
- static const unsigned int msiof3_ss2_a_mux[] = {
- MSIOF3_SS2_A_MARK,
- };
- static const unsigned int msiof3_txd_a_pins[] = {
- /* TXD */
- RCAR_GP_PIN(0, 3),
- };
- static const unsigned int msiof3_txd_a_mux[] = {
- MSIOF3_TXD_A_MARK,
- };
- static const unsigned int msiof3_rxd_a_pins[] = {
- /* RXD */
- RCAR_GP_PIN(0, 2),
- };
- static const unsigned int msiof3_rxd_a_mux[] = {
- MSIOF3_RXD_A_MARK,
- };
- static const unsigned int msiof3_clk_b_pins[] = {
- /* SCK */
- RCAR_GP_PIN(1, 5),
- };
- static const unsigned int msiof3_clk_b_mux[] = {
- MSIOF3_SCK_B_MARK,
- };
- static const unsigned int msiof3_sync_b_pins[] = {
- /* SYNC */
- RCAR_GP_PIN(1, 4),
- };
- static const unsigned int msiof3_sync_b_mux[] = {
- MSIOF3_SYNC_B_MARK,
- };
- static const unsigned int msiof3_ss1_b_pins[] = {
- /* SS1 */
- RCAR_GP_PIN(1, 0),
- };
- static const unsigned int msiof3_ss1_b_mux[] = {
- MSIOF3_SS1_B_MARK,
- };
- static const unsigned int msiof3_txd_b_pins[] = {
- /* TXD */
- RCAR_GP_PIN(1, 7),
- };
- static const unsigned int msiof3_txd_b_mux[] = {
- MSIOF3_TXD_B_MARK,
- };
- static const unsigned int msiof3_rxd_b_pins[] = {
- /* RXD */
- RCAR_GP_PIN(1, 6),
- };
- static const unsigned int msiof3_rxd_b_mux[] = {
- MSIOF3_RXD_B_MARK,
- };
- /* - PWM0 --------------------------------------------------------------------*/
- static const unsigned int pwm0_a_pins[] = {
- /* PWM */
- RCAR_GP_PIN(2, 22),
- };
- static const unsigned int pwm0_a_mux[] = {
- PWM0_A_MARK,
- };
- static const unsigned int pwm0_b_pins[] = {
- /* PWM */
- RCAR_GP_PIN(6, 3),
- };
- static const unsigned int pwm0_b_mux[] = {
- PWM0_B_MARK,
- };
- /* - PWM1 --------------------------------------------------------------------*/
- static const unsigned int pwm1_a_pins[] = {
- /* PWM */
- RCAR_GP_PIN(2, 23),
- };
- static const unsigned int pwm1_a_mux[] = {
- PWM1_A_MARK,
- };
- static const unsigned int pwm1_b_pins[] = {
- /* PWM */
- RCAR_GP_PIN(6, 4),
- };
- static const unsigned int pwm1_b_mux[] = {
- PWM1_B_MARK,
- };
- /* - PWM2 --------------------------------------------------------------------*/
- static const unsigned int pwm2_a_pins[] = {
- /* PWM */
- RCAR_GP_PIN(1, 0),
- };
- static const unsigned int pwm2_a_mux[] = {
- PWM2_A_MARK,
- };
- static const unsigned int pwm2_b_pins[] = {
- /* PWM */
- RCAR_GP_PIN(1, 4),
- };
- static const unsigned int pwm2_b_mux[] = {
- PWM2_B_MARK,
- };
- static const unsigned int pwm2_c_pins[] = {
- /* PWM */
- RCAR_GP_PIN(6, 5),
- };
- static const unsigned int pwm2_c_mux[] = {
- PWM2_C_MARK,
- };
- /* - PWM3 --------------------------------------------------------------------*/
- static const unsigned int pwm3_a_pins[] = {
- /* PWM */
- RCAR_GP_PIN(1, 1),
- };
- static const unsigned int pwm3_a_mux[] = {
- PWM3_A_MARK,
- };
- static const unsigned int pwm3_b_pins[] = {
- /* PWM */
- RCAR_GP_PIN(1, 5),
- };
- static const unsigned int pwm3_b_mux[] = {
- PWM3_B_MARK,
- };
- static const unsigned int pwm3_c_pins[] = {
- /* PWM */
- RCAR_GP_PIN(6, 6),
- };
- static const unsigned int pwm3_c_mux[] = {
- PWM3_C_MARK,
- };
- /* - PWM4 --------------------------------------------------------------------*/
- static const unsigned int pwm4_a_pins[] = {
- /* PWM */
- RCAR_GP_PIN(1, 3),
- };
- static const unsigned int pwm4_a_mux[] = {
- PWM4_A_MARK,
- };
- static const unsigned int pwm4_b_pins[] = {
- /* PWM */
- RCAR_GP_PIN(6, 7),
- };
- static const unsigned int pwm4_b_mux[] = {
- PWM4_B_MARK,
- };
- /* - PWM5 --------------------------------------------------------------------*/
- static const unsigned int pwm5_a_pins[] = {
- /* PWM */
- RCAR_GP_PIN(2, 24),
- };
- static const unsigned int pwm5_a_mux[] = {
- PWM5_A_MARK,
- };
- static const unsigned int pwm5_b_pins[] = {
- /* PWM */
- RCAR_GP_PIN(6, 10),
- };
- static const unsigned int pwm5_b_mux[] = {
- PWM5_B_MARK,
- };
- /* - PWM6 --------------------------------------------------------------------*/
- static const unsigned int pwm6_a_pins[] = {
- /* PWM */
- RCAR_GP_PIN(2, 25),
- };
- static const unsigned int pwm6_a_mux[] = {
- PWM6_A_MARK,
- };
- static const unsigned int pwm6_b_pins[] = {
- /* PWM */
- RCAR_GP_PIN(6, 11),
- };
- static const unsigned int pwm6_b_mux[] = {
- PWM6_B_MARK,
- };
- /* - SCIF0 ------------------------------------------------------------------ */
- static const unsigned int scif0_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
- };
- static const unsigned int scif0_data_a_mux[] = {
- RX0_A_MARK, TX0_A_MARK,
- };
- static const unsigned int scif0_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(5, 0),
- };
- static const unsigned int scif0_clk_a_mux[] = {
- SCK0_A_MARK,
- };
- static const unsigned int scif0_ctrl_a_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
- };
- static const unsigned int scif0_ctrl_a_mux[] = {
- RTS0_N_TANS_A_MARK, CTS0_N_A_MARK,
- };
- static const unsigned int scif0_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
- };
- static const unsigned int scif0_data_b_mux[] = {
- RX0_B_MARK, TX0_B_MARK,
- };
- static const unsigned int scif0_clk_b_pins[] = {
- /* SCK */
- RCAR_GP_PIN(5, 18),
- };
- static const unsigned int scif0_clk_b_mux[] = {
- SCK0_B_MARK,
- };
- /* - SCIF1 ------------------------------------------------------------------ */
- static const unsigned int scif1_data_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
- };
- static const unsigned int scif1_data_mux[] = {
- RX1_MARK, TX1_MARK,
- };
- static const unsigned int scif1_clk_pins[] = {
- /* SCK */
- RCAR_GP_PIN(5, 16),
- };
- static const unsigned int scif1_clk_mux[] = {
- SCK1_MARK,
- };
- static const unsigned int scif1_ctrl_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 7),
- };
- static const unsigned int scif1_ctrl_mux[] = {
- RTS1_N_TANS_MARK, CTS1_N_MARK,
- };
- /* - SCIF2 ------------------------------------------------------------------ */
- static const unsigned int scif2_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
- };
- static const unsigned int scif2_data_a_mux[] = {
- RX2_A_MARK, TX2_A_MARK,
- };
- static const unsigned int scif2_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(5, 7),
- };
- static const unsigned int scif2_clk_a_mux[] = {
- SCK2_A_MARK,
- };
- static const unsigned int scif2_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
- };
- static const unsigned int scif2_data_b_mux[] = {
- RX2_B_MARK, TX2_B_MARK,
- };
- /* - SCIF3 ------------------------------------------------------------------ */
- static const unsigned int scif3_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
- };
- static const unsigned int scif3_data_a_mux[] = {
- RX3_A_MARK, TX3_A_MARK,
- };
- static const unsigned int scif3_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(0, 1),
- };
- static const unsigned int scif3_clk_a_mux[] = {
- SCK3_A_MARK,
- };
- static const unsigned int scif3_ctrl_a_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
- };
- static const unsigned int scif3_ctrl_a_mux[] = {
- RTS3_N_TANS_A_MARK, CTS3_N_A_MARK,
- };
- static const unsigned int scif3_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
- };
- static const unsigned int scif3_data_b_mux[] = {
- RX3_B_MARK, TX3_B_MARK,
- };
- static const unsigned int scif3_data_c_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
- };
- static const unsigned int scif3_data_c_mux[] = {
- RX3_C_MARK, TX3_C_MARK,
- };
- static const unsigned int scif3_clk_c_pins[] = {
- /* SCK */
- RCAR_GP_PIN(2, 24),
- };
- static const unsigned int scif3_clk_c_mux[] = {
- SCK3_C_MARK,
- };
- /* - SCIF4 ------------------------------------------------------------------ */
- static const unsigned int scif4_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- };
- static const unsigned int scif4_data_a_mux[] = {
- RX4_A_MARK, TX4_A_MARK,
- };
- static const unsigned int scif4_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(1, 5),
- };
- static const unsigned int scif4_clk_a_mux[] = {
- SCK4_A_MARK,
- };
- static const unsigned int scif4_ctrl_a_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3),
- };
- static const unsigned int scif4_ctrl_a_mux[] = {
- RTS4_N_TANS_A_MARK, CTS4_N_A_MARK,
- };
- static const unsigned int scif4_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
- };
- static const unsigned int scif4_data_b_mux[] = {
- RX4_B_MARK, TX4_B_MARK,
- };
- static const unsigned int scif4_clk_b_pins[] = {
- /* SCK */
- RCAR_GP_PIN(0, 8),
- };
- static const unsigned int scif4_clk_b_mux[] = {
- SCK4_B_MARK,
- };
- static const unsigned int scif4_data_c_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
- };
- static const unsigned int scif4_data_c_mux[] = {
- RX4_C_MARK, TX4_C_MARK,
- };
- static const unsigned int scif4_ctrl_c_pins[] = {
- /* RTS, CTS */
- RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
- };
- static const unsigned int scif4_ctrl_c_mux[] = {
- RTS4_N_TANS_C_MARK, CTS4_N_C_MARK,
- };
- /* - SCIF5 ------------------------------------------------------------------ */
- static const unsigned int scif5_data_a_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 9),
- };
- static const unsigned int scif5_data_a_mux[] = {
- RX5_A_MARK, TX5_A_MARK,
- };
- static const unsigned int scif5_clk_a_pins[] = {
- /* SCK */
- RCAR_GP_PIN(1, 13),
- };
- static const unsigned int scif5_clk_a_mux[] = {
- SCK5_A_MARK,
- };
- static const unsigned int scif5_data_b_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
- };
- static const unsigned int scif5_data_b_mux[] = {
- RX5_B_MARK, TX5_B_MARK,
- };
- static const unsigned int scif5_data_c_pins[] = {
- /* RX, TX */
- RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
- };
- static const unsigned int scif5_data_c_mux[] = {
- RX5_C_MARK, TX5_C_MARK,
- };
- /* - SCIF Clock ------------------------------------------------------------- */
- static const unsigned int scif_clk_a_pins[] = {
- /* SCIF_CLK */
- RCAR_GP_PIN(5, 3),
- };
- static const unsigned int scif_clk_a_mux[] = {
- SCIF_CLK_A_MARK,
- };
- static const unsigned int scif_clk_b_pins[] = {
- /* SCIF_CLK */
- RCAR_GP_PIN(5, 7),
- };
- static const unsigned int scif_clk_b_mux[] = {
- SCIF_CLK_B_MARK,
- };
- /* - SDHI0 ------------------------------------------------------------------ */
- static const unsigned int sdhi0_data1_pins[] = {
- /* D0 */
- RCAR_GP_PIN(3, 2),
- };
- static const unsigned int sdhi0_data1_mux[] = {
- SD0_DAT0_MARK,
- };
- static const unsigned int sdhi0_data4_pins[] = {
- /* D[0:3] */
- RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
- RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
- };
- static const unsigned int sdhi0_data4_mux[] = {
- SD0_DAT0_MARK, SD0_DAT1_MARK,
- SD0_DAT2_MARK, SD0_DAT3_MARK,
- };
- static const unsigned int sdhi0_ctrl_pins[] = {
- /* CLK, CMD */
- RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
- };
- static const unsigned int sdhi0_ctrl_mux[] = {
- SD0_CLK_MARK, SD0_CMD_MARK,
- };
- static const unsigned int sdhi0_cd_pins[] = {
- /* CD */
- RCAR_GP_PIN(3, 12),
- };
- static const unsigned int sdhi0_cd_mux[] = {
- SD0_CD_MARK,
- };
- static const unsigned int sdhi0_wp_pins[] = {
- /* WP */
- RCAR_GP_PIN(3, 13),
- };
- static const unsigned int sdhi0_wp_mux[] = {
- SD0_WP_MARK,
- };
- /* - SDHI1 ------------------------------------------------------------------ */
- static const unsigned int sdhi1_data1_pins[] = {
- /* D0 */
- RCAR_GP_PIN(3, 8),
- };
- static const unsigned int sdhi1_data1_mux[] = {
- SD1_DAT0_MARK,
- };
- static const unsigned int sdhi1_data4_pins[] = {
- /* D[0:3] */
- RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
- RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
- };
- static const unsigned int sdhi1_data4_mux[] = {
- SD1_DAT0_MARK, SD1_DAT1_MARK,
- SD1_DAT2_MARK, SD1_DAT3_MARK,
- };
- static const unsigned int sdhi1_ctrl_pins[] = {
- /* CLK, CMD */
- RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
- };
- static const unsigned int sdhi1_ctrl_mux[] = {
- SD1_CLK_MARK, SD1_CMD_MARK,
- };
- static const unsigned int sdhi1_cd_pins[] = {
- /* CD */
- RCAR_GP_PIN(3, 14),
- };
- static const unsigned int sdhi1_cd_mux[] = {
- SD1_CD_MARK,
- };
- static const unsigned int sdhi1_wp_pins[] = {
- /* WP */
- RCAR_GP_PIN(3, 15),
- };
- static const unsigned int sdhi1_wp_mux[] = {
- SD1_WP_MARK,
- };
- /* - SDHI3 ------------------------------------------------------------------ */
- static const unsigned int sdhi3_data1_pins[] = {
- /* D0 */
- RCAR_GP_PIN(4, 2),
- };
- static const unsigned int sdhi3_data1_mux[] = {
- SD3_DAT0_MARK,
- };
- static const unsigned int sdhi3_data4_pins[] = {
- /* D[0:3] */
- RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
- RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
- };
- static const unsigned int sdhi3_data4_mux[] = {
- SD3_DAT0_MARK, SD3_DAT1_MARK,
- SD3_DAT2_MARK, SD3_DAT3_MARK,
- };
- static const unsigned int sdhi3_data8_pins[] = {
- /* D[0:7] */
- RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
- RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
- RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
- RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
- };
- static const unsigned int sdhi3_data8_mux[] = {
- SD3_DAT0_MARK, SD3_DAT1_MARK,
- SD3_DAT2_MARK, SD3_DAT3_MARK,
- SD3_DAT4_MARK, SD3_DAT5_MARK,
- SD3_DAT6_MARK, SD3_DAT7_MARK,
- };
- static const unsigned int sdhi3_ctrl_pins[] = {
- /* CLK, CMD */
- RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
- };
- static const unsigned int sdhi3_ctrl_mux[] = {
- SD3_CLK_MARK, SD3_CMD_MARK,
- };
- static const unsigned int sdhi3_cd_pins[] = {
- /* CD */
- RCAR_GP_PIN(3, 12),
- };
- static const unsigned int sdhi3_cd_mux[] = {
- SD3_CD_MARK,
- };
- static const unsigned int sdhi3_wp_pins[] = {
- /* WP */
- RCAR_GP_PIN(3, 13),
- };
- static const unsigned int sdhi3_wp_mux[] = {
- SD3_WP_MARK,
- };
- static const unsigned int sdhi3_ds_pins[] = {
- /* DS */
- RCAR_GP_PIN(4, 10),
- };
- static const unsigned int sdhi3_ds_mux[] = {
- SD3_DS_MARK,
- };
- /* - SSI -------------------------------------------------------------------- */
- static const unsigned int ssi0_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(6, 2),
- };
- static const unsigned int ssi0_data_mux[] = {
- SSI_SDATA0_MARK,
- };
- static const unsigned int ssi01239_ctrl_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
- };
- static const unsigned int ssi01239_ctrl_mux[] = {
- SSI_SCK01239_MARK, SSI_WS01239_MARK,
- };
- static const unsigned int ssi1_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(6, 3),
- };
- static const unsigned int ssi1_data_mux[] = {
- SSI_SDATA1_MARK,
- };
- static const unsigned int ssi1_ctrl_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
- };
- static const unsigned int ssi1_ctrl_mux[] = {
- SSI_SCK1_MARK, SSI_WS1_MARK,
- };
- static const unsigned int ssi2_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(6, 4),
- };
- static const unsigned int ssi2_data_mux[] = {
- SSI_SDATA2_MARK,
- };
- static const unsigned int ssi2_ctrl_a_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
- };
- static const unsigned int ssi2_ctrl_a_mux[] = {
- SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
- };
- static const unsigned int ssi2_ctrl_b_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
- };
- static const unsigned int ssi2_ctrl_b_mux[] = {
- SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
- };
- static const unsigned int ssi3_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(6, 7),
- };
- static const unsigned int ssi3_data_mux[] = {
- SSI_SDATA3_MARK,
- };
- static const unsigned int ssi349_ctrl_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
- };
- static const unsigned int ssi349_ctrl_mux[] = {
- SSI_SCK349_MARK, SSI_WS349_MARK,
- };
- static const unsigned int ssi4_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(6, 10),
- };
- static const unsigned int ssi4_data_mux[] = {
- SSI_SDATA4_MARK,
- };
- static const unsigned int ssi4_ctrl_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
- };
- static const unsigned int ssi4_ctrl_mux[] = {
- SSI_SCK4_MARK, SSI_WS4_MARK,
- };
- static const unsigned int ssi5_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(6, 13),
- };
- static const unsigned int ssi5_data_mux[] = {
- SSI_SDATA5_MARK,
- };
- static const unsigned int ssi5_ctrl_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
- };
- static const unsigned int ssi5_ctrl_mux[] = {
- SSI_SCK5_MARK, SSI_WS5_MARK,
- };
- static const unsigned int ssi6_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(6, 16),
- };
- static const unsigned int ssi6_data_mux[] = {
- SSI_SDATA6_MARK,
- };
- static const unsigned int ssi6_ctrl_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
- };
- static const unsigned int ssi6_ctrl_mux[] = {
- SSI_SCK6_MARK, SSI_WS6_MARK,
- };
- static const unsigned int ssi7_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(5, 12),
- };
- static const unsigned int ssi7_data_mux[] = {
- SSI_SDATA7_MARK,
- };
- static const unsigned int ssi78_ctrl_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
- };
- static const unsigned int ssi78_ctrl_mux[] = {
- SSI_SCK78_MARK, SSI_WS78_MARK,
- };
- static const unsigned int ssi8_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(5, 13),
- };
- static const unsigned int ssi8_data_mux[] = {
- SSI_SDATA8_MARK,
- };
- static const unsigned int ssi9_data_pins[] = {
- /* SDATA */
- RCAR_GP_PIN(5, 16),
- };
- static const unsigned int ssi9_data_mux[] = {
- SSI_SDATA9_MARK,
- };
- static const unsigned int ssi9_ctrl_a_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 10),
- };
- static const unsigned int ssi9_ctrl_a_mux[] = {
- SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
- };
- static const unsigned int ssi9_ctrl_b_pins[] = {
- /* SCK, WS */
- RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
- };
- static const unsigned int ssi9_ctrl_b_mux[] = {
- SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
- };
- /* - TMU -------------------------------------------------------------------- */
- static const unsigned int tmu_tclk1_a_pins[] = {
- /* TCLK */
- RCAR_GP_PIN(3, 12),
- };
- static const unsigned int tmu_tclk1_a_mux[] = {
- TCLK1_A_MARK,
- };
- static const unsigned int tmu_tclk1_b_pins[] = {
- /* TCLK */
- RCAR_GP_PIN(5, 17),
- };
- static const unsigned int tmu_tclk1_b_mux[] = {
- TCLK1_B_MARK,
- };
- static const unsigned int tmu_tclk2_a_pins[] = {
- /* TCLK */
- RCAR_GP_PIN(3, 13),
- };
- static const unsigned int tmu_tclk2_a_mux[] = {
- TCLK2_A_MARK,
- };
- static const unsigned int tmu_tclk2_b_pins[] = {
- /* TCLK */
- RCAR_GP_PIN(5, 18),
- };
- static const unsigned int tmu_tclk2_b_mux[] = {
- TCLK2_B_MARK,
- };
- /* - USB0 ------------------------------------------------------------------- */
- static const unsigned int usb0_a_pins[] = {
- /* PWEN, OVC */
- RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
- };
- static const unsigned int usb0_a_mux[] = {
- USB0_PWEN_A_MARK, USB0_OVC_A_MARK,
- };
- static const unsigned int usb0_b_pins[] = {
- /* PWEN, OVC */
- RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
- };
- static const unsigned int usb0_b_mux[] = {
- USB0_PWEN_B_MARK, USB0_OVC_B_MARK,
- };
- static const unsigned int usb0_id_pins[] = {
- /* ID */
- RCAR_GP_PIN(5, 0)
- };
- static const unsigned int usb0_id_mux[] = {
- USB1_ID_MARK,
- };
- /* - USB30 ------------------------------------------------------------------ */
- static const unsigned int usb30_pins[] = {
- /* PWEN, OVC */
- RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
- };
- static const unsigned int usb30_mux[] = {
- USB30_PWEN_MARK, USB30_OVC_MARK,
- };
- static const unsigned int usb30_id_pins[] = {
- /* ID */
- RCAR_GP_PIN(5, 0),
- };
- static const unsigned int usb30_id_mux[] = {
- USB3HS0_ID_MARK,
- };
- /* - VIN4 ------------------------------------------------------------------- */
- static const unsigned int vin4_data8_a_pins[] = {
- RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
- RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
- RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
- RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
- };
- static const unsigned int vin4_data8_a_mux[] = {
- VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
- VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
- VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
- VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
- };
- static const unsigned int vin4_data10_a_pins[] = {
- RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
- RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
- RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
- RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- };
- static const unsigned int vin4_data10_a_mux[] = {
- VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
- VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
- VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
- VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- };
- static const unsigned int vin4_data12_a_pins[] = {
- RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
- RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
- RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
- RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- };
- static const unsigned int vin4_data12_a_mux[] = {
- VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
- VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
- VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
- VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- };
- static const unsigned int vin4_data16_a_pins[] = {
- RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
- RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
- RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
- RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
- };
- static const unsigned int vin4_data16_a_mux[] = {
- VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
- VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
- VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
- VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- VI4_DATA12_MARK, VI4_DATA13_MARK,
- VI4_DATA14_MARK, VI4_DATA15_MARK,
- };
- static const unsigned int vin4_data20_a_pins[] = {
- RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
- RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
- RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
- RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
- RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
- };
- static const unsigned int vin4_data20_a_mux[] = {
- VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
- VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
- VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
- VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- VI4_DATA12_MARK, VI4_DATA13_MARK,
- VI4_DATA14_MARK, VI4_DATA15_MARK,
- VI4_DATA16_MARK, VI4_DATA17_MARK,
- VI4_DATA18_MARK, VI4_DATA19_MARK,
- };
- static const unsigned int vin4_data24_a_pins[] = {
- RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
- RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
- RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
- RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
- RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
- RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
- RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
- };
- static const unsigned int vin4_data24_a_mux[] = {
- VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
- VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
- VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
- VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- VI4_DATA12_MARK, VI4_DATA13_MARK,
- VI4_DATA14_MARK, VI4_DATA15_MARK,
- VI4_DATA16_MARK, VI4_DATA17_MARK,
- VI4_DATA18_MARK, VI4_DATA19_MARK,
- VI4_DATA20_MARK, VI4_DATA21_MARK,
- VI4_DATA22_MARK, VI4_DATA23_MARK,
- };
- static const unsigned int vin4_data8_b_pins[] = {
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
- RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
- RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
- RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
- };
- static const unsigned int vin4_data8_b_mux[] = {
- VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
- VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
- VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
- VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
- };
- static const unsigned int vin4_data10_b_pins[] = {
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
- RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
- RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
- RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- };
- static const unsigned int vin4_data10_b_mux[] = {
- VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
- VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
- VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
- VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- };
- static const unsigned int vin4_data12_b_pins[] = {
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
- RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
- RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
- RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- };
- static const unsigned int vin4_data12_b_mux[] = {
- VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
- VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
- VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
- VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- };
- static const unsigned int vin4_data16_b_pins[] = {
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
- RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
- RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
- RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
- };
- static const unsigned int vin4_data16_b_mux[] = {
- VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
- VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
- VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
- VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- VI4_DATA12_MARK, VI4_DATA13_MARK,
- VI4_DATA14_MARK, VI4_DATA15_MARK,
- };
- static const unsigned int vin4_data20_b_pins[] = {
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
- RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
- RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
- RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
- RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
- };
- static const unsigned int vin4_data20_b_mux[] = {
- VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
- VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
- VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
- VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- VI4_DATA12_MARK, VI4_DATA13_MARK,
- VI4_DATA14_MARK, VI4_DATA15_MARK,
- VI4_DATA16_MARK, VI4_DATA17_MARK,
- VI4_DATA18_MARK, VI4_DATA19_MARK,
- };
- static const unsigned int vin4_data24_b_pins[] = {
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
- RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
- RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
- RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
- RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 15),
- RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
- RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
- };
- static const unsigned int vin4_data24_b_mux[] = {
- VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
- VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
- VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
- VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- VI4_DATA12_MARK, VI4_DATA13_MARK,
- VI4_DATA14_MARK, VI4_DATA15_MARK,
- VI4_DATA16_MARK, VI4_DATA17_MARK,
- VI4_DATA18_MARK, VI4_DATA19_MARK,
- VI4_DATA20_MARK, VI4_DATA21_MARK,
- VI4_DATA22_MARK, VI4_DATA23_MARK,
- };
- static const unsigned int vin4_data8_sft8_pins[] = {
- RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
- RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
- RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
- RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
- };
- static const unsigned int vin4_data8_sft8_mux[] = {
- VI4_DATA8_MARK, VI4_DATA9_MARK,
- VI4_DATA10_MARK, VI4_DATA11_MARK,
- VI4_DATA12_MARK, VI4_DATA13_MARK,
- VI4_DATA14_MARK, VI4_DATA15_MARK,
- };
- static const unsigned int vin4_sync_pins[] = {
- /* HSYNC, VSYNC */
- RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
- };
- static const unsigned int vin4_sync_mux[] = {
- VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
- };
- static const unsigned int vin4_field_pins[] = {
- RCAR_GP_PIN(2, 23),
- };
- static const unsigned int vin4_field_mux[] = {
- VI4_FIELD_MARK,
- };
- static const unsigned int vin4_clkenb_pins[] = {
- RCAR_GP_PIN(1, 2),
- };
- static const unsigned int vin4_clkenb_mux[] = {
- VI4_CLKENB_MARK,
- };
- static const unsigned int vin4_clk_pins[] = {
- RCAR_GP_PIN(2, 22),
- };
- static const unsigned int vin4_clk_mux[] = {
- VI4_CLK_MARK,
- };
- /* - VIN5 ------------------------------------------------------------------- */
- static const unsigned int vin5_data8_a_pins[] = {
- RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
- RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
- RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
- };
- static const unsigned int vin5_data8_a_mux[] = {
- VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
- VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
- VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
- VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
- };
- static const unsigned int vin5_data8_sft8_a_pins[] = {
- RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
- RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11),
- RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 10),
- RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
- };
- static const unsigned int vin5_data8_sft8_a_mux[] = {
- VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
- VI5_DATA10_A_MARK, VI5_DATA11_A_MARK,
- VI5_DATA12_A_MARK, VI5_DATA13_A_MARK,
- VI5_DATA14_A_MARK, VI5_DATA15_A_MARK,
- };
- static const unsigned int vin5_data10_a_pins[] = {
- RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
- RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
- RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
- RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
- };
- static const unsigned int vin5_data10_a_mux[] = {
- VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
- VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
- VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
- VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
- VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
- };
- static const unsigned int vin5_data12_a_pins[] = {
- RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
- RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
- RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
- RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
- RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11),
- };
- static const unsigned int vin5_data12_a_mux[] = {
- VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
- VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
- VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
- VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
- VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
- VI5_DATA10_A_MARK, VI5_DATA11_A_MARK,
- };
- static const unsigned int vin5_data16_a_pins[] = {
- RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
- RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
- RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
- RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
- RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
- RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11),
- RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 10),
- RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
- };
- static const unsigned int vin5_data16_a_mux[] = {
- VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
- VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
- VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
- VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
- VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
- VI5_DATA10_A_MARK, VI5_DATA11_A_MARK,
- VI5_DATA12_A_MARK, VI5_DATA13_A_MARK,
- VI5_DATA14_A_MARK, VI5_DATA15_A_MARK,
- };
- static const unsigned int vin5_data8_b_pins[] = {
- RCAR_GP_PIN(2, 23), RCAR_GP_PIN(0, 4),
- RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 12),
- RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
- RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
- };
- static const unsigned int vin5_data8_b_mux[] = {
- VI5_DATA0_B_MARK, VI5_DATA1_B_MARK,
- VI5_DATA2_B_MARK, VI5_DATA3_B_MARK,
- VI5_DATA4_B_MARK, VI5_DATA5_B_MARK,
- VI5_DATA6_B_MARK, VI5_DATA7_B_MARK,
- };
- static const unsigned int vin5_sync_a_pins[] = {
- /* HSYNC_N, VSYNC_N */
- RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
- };
- static const unsigned int vin5_sync_a_mux[] = {
- VI5_HSYNC_N_A_MARK, VI5_VSYNC_N_A_MARK,
- };
- static const unsigned int vin5_field_a_pins[] = {
- RCAR_GP_PIN(1, 10),
- };
- static const unsigned int vin5_field_a_mux[] = {
- VI5_FIELD_A_MARK,
- };
- static const unsigned int vin5_clkenb_a_pins[] = {
- RCAR_GP_PIN(0, 1),
- };
- static const unsigned int vin5_clkenb_a_mux[] = {
- VI5_CLKENB_A_MARK,
- };
- static const unsigned int vin5_clk_a_pins[] = {
- RCAR_GP_PIN(1, 0),
- };
- static const unsigned int vin5_clk_a_mux[] = {
- VI5_CLK_A_MARK,
- };
- static const unsigned int vin5_clk_b_pins[] = {
- RCAR_GP_PIN(2, 22),
- };
- static const unsigned int vin5_clk_b_mux[] = {
- VI5_CLK_B_MARK,
- };
- static const struct sh_pfc_pin_group pinmux_groups[] = {
- SH_PFC_PIN_GROUP(audio_clk_a),
- SH_PFC_PIN_GROUP(audio_clk_b_a),
- SH_PFC_PIN_GROUP(audio_clk_b_b),
- SH_PFC_PIN_GROUP(audio_clk_b_c),
- SH_PFC_PIN_GROUP(audio_clk_c_a),
- SH_PFC_PIN_GROUP(audio_clk_c_b),
- SH_PFC_PIN_GROUP(audio_clk_c_c),
- SH_PFC_PIN_GROUP(audio_clkout_a),
- SH_PFC_PIN_GROUP(audio_clkout_b),
- SH_PFC_PIN_GROUP(audio_clkout1_a),
- SH_PFC_PIN_GROUP(audio_clkout1_b),
- SH_PFC_PIN_GROUP(audio_clkout1_c),
- SH_PFC_PIN_GROUP(audio_clkout2_a),
- SH_PFC_PIN_GROUP(audio_clkout2_b),
- SH_PFC_PIN_GROUP(audio_clkout2_c),
- SH_PFC_PIN_GROUP(audio_clkout3_a),
- SH_PFC_PIN_GROUP(audio_clkout3_b),
- SH_PFC_PIN_GROUP(audio_clkout3_c),
- SH_PFC_PIN_GROUP(avb_link),
- SH_PFC_PIN_GROUP(avb_magic),
- SH_PFC_PIN_GROUP(avb_phy_int),
- SH_PFC_PIN_GROUP(avb_mii),
- SH_PFC_PIN_GROUP(avb_avtp_pps),
- SH_PFC_PIN_GROUP(avb_avtp_match_a),
- SH_PFC_PIN_GROUP(avb_avtp_capture_a),
- SH_PFC_PIN_GROUP(can0_data),
- SH_PFC_PIN_GROUP(can1_data),
- SH_PFC_PIN_GROUP(can_clk),
- SH_PFC_PIN_GROUP(canfd0_data),
- SH_PFC_PIN_GROUP(canfd1_data),
- SH_PFC_PIN_GROUP(drif0_ctrl_a),
- SH_PFC_PIN_GROUP(drif0_data0_a),
- SH_PFC_PIN_GROUP(drif0_data1_a),
- SH_PFC_PIN_GROUP(drif0_ctrl_b),
- SH_PFC_PIN_GROUP(drif0_data0_b),
- SH_PFC_PIN_GROUP(drif0_data1_b),
- SH_PFC_PIN_GROUP(drif1_ctrl),
- SH_PFC_PIN_GROUP(drif1_data0),
- SH_PFC_PIN_GROUP(drif1_data1),
- SH_PFC_PIN_GROUP(drif2_ctrl_a),
- SH_PFC_PIN_GROUP(drif2_data0_a),
- SH_PFC_PIN_GROUP(drif2_data1_a),
- SH_PFC_PIN_GROUP(drif2_ctrl_b),
- SH_PFC_PIN_GROUP(drif2_data0_b),
- SH_PFC_PIN_GROUP(drif2_data1_b),
- SH_PFC_PIN_GROUP(drif3_ctrl_a),
- SH_PFC_PIN_GROUP(drif3_data0_a),
- SH_PFC_PIN_GROUP(drif3_data1_a),
- SH_PFC_PIN_GROUP(drif3_ctrl_b),
- SH_PFC_PIN_GROUP(drif3_data0_b),
- SH_PFC_PIN_GROUP(drif3_data1_b),
- SH_PFC_PIN_GROUP(du_rgb666),
- SH_PFC_PIN_GROUP(du_rgb888),
- SH_PFC_PIN_GROUP(du_clk_out_0),
- SH_PFC_PIN_GROUP(du_sync),
- SH_PFC_PIN_GROUP(du_cde),
- SH_PFC_PIN_GROUP(du_disp),
- SH_PFC_PIN_GROUP(du_disp_cde),
- SH_PFC_PIN_GROUP(du_clk_in_0),
- SH_PFC_PIN_GROUP(du_clk_in_1),
- SH_PFC_PIN_GROUP(hscif0_data_a),
- SH_PFC_PIN_GROUP(hscif0_clk_a),
- SH_PFC_PIN_GROUP(hscif0_ctrl_a),
- SH_PFC_PIN_GROUP(hscif0_data_b),
- SH_PFC_PIN_GROUP(hscif0_clk_b),
- SH_PFC_PIN_GROUP(hscif1_data_a),
- SH_PFC_PIN_GROUP(hscif1_clk_a),
- SH_PFC_PIN_GROUP(hscif1_data_b),
- SH_PFC_PIN_GROUP(hscif1_clk_b),
- SH_PFC_PIN_GROUP(hscif1_ctrl_b),
- SH_PFC_PIN_GROUP(hscif2_data_a),
- SH_PFC_PIN_GROUP(hscif2_clk_a),
- SH_PFC_PIN_GROUP(hscif2_ctrl_a),
- SH_PFC_PIN_GROUP(hscif2_data_b),
- SH_PFC_PIN_GROUP(hscif3_data_a),
- SH_PFC_PIN_GROUP(hscif3_data_b),
- SH_PFC_PIN_GROUP(hscif3_clk_b),
- SH_PFC_PIN_GROUP(hscif3_data_c),
- SH_PFC_PIN_GROUP(hscif3_clk_c),
- SH_PFC_PIN_GROUP(hscif3_ctrl_c),
- SH_PFC_PIN_GROUP(hscif3_data_d),
- SH_PFC_PIN_GROUP(hscif3_data_e),
- SH_PFC_PIN_GROUP(hscif3_ctrl_e),
- SH_PFC_PIN_GROUP(hscif4_data_a),
- SH_PFC_PIN_GROUP(hscif4_clk_a),
- SH_PFC_PIN_GROUP(hscif4_ctrl_a),
- SH_PFC_PIN_GROUP(hscif4_data_b),
- SH_PFC_PIN_GROUP(hscif4_clk_b),
- SH_PFC_PIN_GROUP(hscif4_data_c),
- SH_PFC_PIN_GROUP(hscif4_data_d),
- SH_PFC_PIN_GROUP(hscif4_data_e),
- SH_PFC_PIN_GROUP(i2c1_a),
- SH_PFC_PIN_GROUP(i2c1_b),
- SH_PFC_PIN_GROUP(i2c1_c),
- SH_PFC_PIN_GROUP(i2c1_d),
- SH_PFC_PIN_GROUP(i2c2_a),
- SH_PFC_PIN_GROUP(i2c2_b),
- SH_PFC_PIN_GROUP(i2c2_c),
- SH_PFC_PIN_GROUP(i2c2_d),
- SH_PFC_PIN_GROUP(i2c2_e),
- SH_PFC_PIN_GROUP(i2c4),
- SH_PFC_PIN_GROUP(i2c5),
- SH_PFC_PIN_GROUP(i2c6_a),
- SH_PFC_PIN_GROUP(i2c6_b),
- SH_PFC_PIN_GROUP(i2c7_a),
- SH_PFC_PIN_GROUP(i2c7_b),
- SH_PFC_PIN_GROUP(intc_ex_irq0),
- SH_PFC_PIN_GROUP(msiof0_clk),
- SH_PFC_PIN_GROUP(msiof0_sync),
- SH_PFC_PIN_GROUP(msiof0_ss1),
- SH_PFC_PIN_GROUP(msiof0_ss2),
- SH_PFC_PIN_GROUP(msiof0_txd),
- SH_PFC_PIN_GROUP(msiof0_rxd),
- SH_PFC_PIN_GROUP(msiof1_clk),
- SH_PFC_PIN_GROUP(msiof1_sync),
- SH_PFC_PIN_GROUP(msiof1_ss1),
- SH_PFC_PIN_GROUP(msiof1_ss2),
- SH_PFC_PIN_GROUP(msiof1_txd),
- SH_PFC_PIN_GROUP(msiof1_rxd),
- SH_PFC_PIN_GROUP(msiof2_clk_a),
- SH_PFC_PIN_GROUP(msiof2_sync_a),
- SH_PFC_PIN_GROUP(msiof2_ss1_a),
- SH_PFC_PIN_GROUP(msiof2_ss2_a),
- SH_PFC_PIN_GROUP(msiof2_txd_a),
- SH_PFC_PIN_GROUP(msiof2_rxd_a),
- SH_PFC_PIN_GROUP(msiof2_clk_b),
- SH_PFC_PIN_GROUP(msiof2_sync_b),
- SH_PFC_PIN_GROUP(msiof2_ss1_b),
- SH_PFC_PIN_GROUP(msiof2_ss2_b),
- SH_PFC_PIN_GROUP(msiof2_txd_b),
- SH_PFC_PIN_GROUP(msiof2_rxd_b),
- SH_PFC_PIN_GROUP(msiof3_clk_a),
- SH_PFC_PIN_GROUP(msiof3_sync_a),
- SH_PFC_PIN_GROUP(msiof3_ss1_a),
- SH_PFC_PIN_GROUP(msiof3_ss2_a),
- SH_PFC_PIN_GROUP(msiof3_txd_a),
- SH_PFC_PIN_GROUP(msiof3_rxd_a),
- SH_PFC_PIN_GROUP(msiof3_clk_b),
- SH_PFC_PIN_GROUP(msiof3_sync_b),
- SH_PFC_PIN_GROUP(msiof3_ss1_b),
- SH_PFC_PIN_GROUP(msiof3_txd_b),
- SH_PFC_PIN_GROUP(msiof3_rxd_b),
- SH_PFC_PIN_GROUP(pwm0_a),
- SH_PFC_PIN_GROUP(pwm0_b),
- SH_PFC_PIN_GROUP(pwm1_a),
- SH_PFC_PIN_GROUP(pwm1_b),
- SH_PFC_PIN_GROUP(pwm2_a),
- SH_PFC_PIN_GROUP(pwm2_b),
- SH_PFC_PIN_GROUP(pwm2_c),
- SH_PFC_PIN_GROUP(pwm3_a),
- SH_PFC_PIN_GROUP(pwm3_b),
- SH_PFC_PIN_GROUP(pwm3_c),
- SH_PFC_PIN_GROUP(pwm4_a),
- SH_PFC_PIN_GROUP(pwm4_b),
- SH_PFC_PIN_GROUP(pwm5_a),
- SH_PFC_PIN_GROUP(pwm5_b),
- SH_PFC_PIN_GROUP(pwm6_a),
- SH_PFC_PIN_GROUP(pwm6_b),
- SH_PFC_PIN_GROUP(scif0_data_a),
- SH_PFC_PIN_GROUP(scif0_clk_a),
- SH_PFC_PIN_GROUP(scif0_ctrl_a),
- SH_PFC_PIN_GROUP(scif0_data_b),
- SH_PFC_PIN_GROUP(scif0_clk_b),
- SH_PFC_PIN_GROUP(scif1_data),
- SH_PFC_PIN_GROUP(scif1_clk),
- SH_PFC_PIN_GROUP(scif1_ctrl),
- SH_PFC_PIN_GROUP(scif2_data_a),
- SH_PFC_PIN_GROUP(scif2_clk_a),
- SH_PFC_PIN_GROUP(scif2_data_b),
- SH_PFC_PIN_GROUP(scif3_data_a),
- SH_PFC_PIN_GROUP(scif3_clk_a),
- SH_PFC_PIN_GROUP(scif3_ctrl_a),
- SH_PFC_PIN_GROUP(scif3_data_b),
- SH_PFC_PIN_GROUP(scif3_data_c),
- SH_PFC_PIN_GROUP(scif3_clk_c),
- SH_PFC_PIN_GROUP(scif4_data_a),
- SH_PFC_PIN_GROUP(scif4_clk_a),
- SH_PFC_PIN_GROUP(scif4_ctrl_a),
- SH_PFC_PIN_GROUP(scif4_data_b),
- SH_PFC_PIN_GROUP(scif4_clk_b),
- SH_PFC_PIN_GROUP(scif4_data_c),
- SH_PFC_PIN_GROUP(scif4_ctrl_c),
- SH_PFC_PIN_GROUP(scif5_data_a),
- SH_PFC_PIN_GROUP(scif5_clk_a),
- SH_PFC_PIN_GROUP(scif5_data_b),
- SH_PFC_PIN_GROUP(scif5_data_c),
- SH_PFC_PIN_GROUP(scif_clk_a),
- SH_PFC_PIN_GROUP(scif_clk_b),
- SH_PFC_PIN_GROUP(sdhi0_data1),
- SH_PFC_PIN_GROUP(sdhi0_data4),
- SH_PFC_PIN_GROUP(sdhi0_ctrl),
- SH_PFC_PIN_GROUP(sdhi0_cd),
- SH_PFC_PIN_GROUP(sdhi0_wp),
- SH_PFC_PIN_GROUP(sdhi1_data1),
- SH_PFC_PIN_GROUP(sdhi1_data4),
- SH_PFC_PIN_GROUP(sdhi1_ctrl),
- SH_PFC_PIN_GROUP(sdhi1_cd),
- SH_PFC_PIN_GROUP(sdhi1_wp),
- SH_PFC_PIN_GROUP(sdhi3_data1),
- SH_PFC_PIN_GROUP(sdhi3_data4),
- SH_PFC_PIN_GROUP(sdhi3_data8),
- SH_PFC_PIN_GROUP(sdhi3_ctrl),
- SH_PFC_PIN_GROUP(sdhi3_cd),
- SH_PFC_PIN_GROUP(sdhi3_wp),
- SH_PFC_PIN_GROUP(sdhi3_ds),
- SH_PFC_PIN_GROUP(ssi0_data),
- SH_PFC_PIN_GROUP(ssi01239_ctrl),
- SH_PFC_PIN_GROUP(ssi1_data),
- SH_PFC_PIN_GROUP(ssi1_ctrl),
- SH_PFC_PIN_GROUP(ssi2_data),
- SH_PFC_PIN_GROUP(ssi2_ctrl_a),
- SH_PFC_PIN_GROUP(ssi2_ctrl_b),
- SH_PFC_PIN_GROUP(ssi3_data),
- SH_PFC_PIN_GROUP(ssi349_ctrl),
- SH_PFC_PIN_GROUP(ssi4_data),
- SH_PFC_PIN_GROUP(ssi4_ctrl),
- SH_PFC_PIN_GROUP(ssi5_data),
- SH_PFC_PIN_GROUP(ssi5_ctrl),
- SH_PFC_PIN_GROUP(ssi6_data),
- SH_PFC_PIN_GROUP(ssi6_ctrl),
- SH_PFC_PIN_GROUP(ssi7_data),
- SH_PFC_PIN_GROUP(ssi78_ctrl),
- SH_PFC_PIN_GROUP(ssi8_data),
- SH_PFC_PIN_GROUP(ssi9_data),
- SH_PFC_PIN_GROUP(ssi9_ctrl_a),
- SH_PFC_PIN_GROUP(ssi9_ctrl_b),
- SH_PFC_PIN_GROUP(tmu_tclk1_a),
- SH_PFC_PIN_GROUP(tmu_tclk1_b),
- SH_PFC_PIN_GROUP(tmu_tclk2_a),
- SH_PFC_PIN_GROUP(tmu_tclk2_b),
- SH_PFC_PIN_GROUP(usb0_a),
- SH_PFC_PIN_GROUP(usb0_b),
- SH_PFC_PIN_GROUP(usb0_id),
- SH_PFC_PIN_GROUP(usb30),
- SH_PFC_PIN_GROUP(usb30_id),
- SH_PFC_PIN_GROUP(vin4_data8_a),
- SH_PFC_PIN_GROUP(vin4_data10_a),
- SH_PFC_PIN_GROUP(vin4_data12_a),
- SH_PFC_PIN_GROUP(vin4_data16_a),
- SH_PFC_PIN_GROUP(vin4_data20_a),
- SH_PFC_PIN_GROUP(vin4_data24_a),
- SH_PFC_PIN_GROUP(vin4_data8_b),
- SH_PFC_PIN_GROUP(vin4_data10_b),
- SH_PFC_PIN_GROUP(vin4_data12_b),
- SH_PFC_PIN_GROUP(vin4_data16_b),
- SH_PFC_PIN_GROUP(vin4_data20_b),
- SH_PFC_PIN_GROUP(vin4_data24_b),
- SH_PFC_PIN_GROUP(vin4_data8_sft8),
- SH_PFC_PIN_GROUP(vin4_sync),
- SH_PFC_PIN_GROUP(vin4_field),
- SH_PFC_PIN_GROUP(vin4_clkenb),
- SH_PFC_PIN_GROUP(vin4_clk),
- SH_PFC_PIN_GROUP(vin5_data8_a),
- SH_PFC_PIN_GROUP(vin5_data8_sft8_a),
- SH_PFC_PIN_GROUP(vin5_data10_a),
- SH_PFC_PIN_GROUP(vin5_data12_a),
- SH_PFC_PIN_GROUP(vin5_data16_a),
- SH_PFC_PIN_GROUP(vin5_data8_b),
- SH_PFC_PIN_GROUP(vin5_sync_a),
- SH_PFC_PIN_GROUP(vin5_field_a),
- SH_PFC_PIN_GROUP(vin5_clkenb_a),
- SH_PFC_PIN_GROUP(vin5_clk_a),
- SH_PFC_PIN_GROUP(vin5_clk_b),
- };
- static const char * const audio_clk_groups[] = {
- "audio_clk_a",
- "audio_clk_b_a",
- "audio_clk_b_b",
- "audio_clk_b_c",
- "audio_clk_c_a",
- "audio_clk_c_b",
- "audio_clk_c_c",
- "audio_clkout_a",
- "audio_clkout_b",
- "audio_clkout1_a",
- "audio_clkout1_b",
- "audio_clkout1_c",
- "audio_clkout2_a",
- "audio_clkout2_b",
- "audio_clkout2_c",
- "audio_clkout3_a",
- "audio_clkout3_b",
- "audio_clkout3_c",
- };
- static const char * const avb_groups[] = {
- "avb_link",
- "avb_magic",
- "avb_phy_int",
- "avb_mii",
- "avb_avtp_pps",
- "avb_avtp_match_a",
- "avb_avtp_capture_a",
- };
- static const char * const can0_groups[] = {
- "can0_data",
- };
- static const char * const can1_groups[] = {
- "can1_data",
- };
- static const char * const can_clk_groups[] = {
- "can_clk",
- };
- static const char * const canfd0_groups[] = {
- "canfd0_data",
- };
- static const char * const canfd1_groups[] = {
- "canfd1_data",
- };
- static const char * const drif0_groups[] = {
- "drif0_ctrl_a",
- "drif0_data0_a",
- "drif0_data1_a",
- "drif0_ctrl_b",
- "drif0_data0_b",
- "drif0_data1_b",
- };
- static const char * const drif1_groups[] = {
- "drif1_ctrl",
- "drif1_data0",
- "drif1_data1",
- };
- static const char * const drif2_groups[] = {
- "drif2_ctrl_a",
- "drif2_data0_a",
- "drif2_data1_a",
- "drif2_ctrl_b",
- "drif2_data0_b",
- "drif2_data1_b",
- };
- static const char * const drif3_groups[] = {
- "drif3_ctrl_a",
- "drif3_data0_a",
- "drif3_data1_a",
- "drif3_ctrl_b",
- "drif3_data0_b",
- "drif3_data1_b",
- };
- static const char * const du_groups[] = {
- "du_rgb666",
- "du_rgb888",
- "du_clk_out_0",
- "du_sync",
- "du_cde",
- "du_disp",
- "du_disp_cde",
- "du_clk_in_0",
- "du_clk_in_1",
- };
- static const char * const hscif0_groups[] = {
- "hscif0_data_a",
- "hscif0_clk_a",
- "hscif0_ctrl_a",
- "hscif0_data_b",
- "hscif0_clk_b",
- };
- static const char * const hscif1_groups[] = {
- "hscif1_data_a",
- "hscif1_clk_a",
- "hscif1_data_b",
- "hscif1_clk_b",
- "hscif1_ctrl_b",
- };
- static const char * const hscif2_groups[] = {
- "hscif2_data_a",
- "hscif2_clk_a",
- "hscif2_ctrl_a",
- "hscif2_data_b",
- };
- static const char * const hscif3_groups[] = {
- "hscif3_data_a",
- "hscif3_data_b",
- "hscif3_clk_b",
- "hscif3_data_c",
- "hscif3_clk_c",
- "hscif3_ctrl_c",
- "hscif3_data_d",
- "hscif3_data_e",
- "hscif3_ctrl_e",
- };
- static const char * const hscif4_groups[] = {
- "hscif4_data_a",
- "hscif4_clk_a",
- "hscif4_ctrl_a",
- "hscif4_data_b",
- "hscif4_clk_b",
- "hscif4_data_c",
- "hscif4_data_d",
- "hscif4_data_e",
- };
- static const char * const i2c1_groups[] = {
- "i2c1_a",
- "i2c1_b",
- "i2c1_c",
- "i2c1_d",
- };
- static const char * const i2c2_groups[] = {
- "i2c2_a",
- "i2c2_b",
- "i2c2_c",
- "i2c2_d",
- "i2c2_e",
- };
- static const char * const i2c4_groups[] = {
- "i2c4",
- };
- static const char * const i2c5_groups[] = {
- "i2c5",
- };
- static const char * const i2c6_groups[] = {
- "i2c6_a",
- "i2c6_b",
- };
- static const char * const i2c7_groups[] = {
- "i2c7_a",
- "i2c7_b",
- };
- static const char * const intc_ex_groups[] = {
- "intc_ex_irq0",
- };
- static const char * const msiof0_groups[] = {
- "msiof0_clk",
- "msiof0_sync",
- "msiof0_ss1",
- "msiof0_ss2",
- "msiof0_txd",
- "msiof0_rxd",
- };
- static const char * const msiof1_groups[] = {
- "msiof1_clk",
- "msiof1_sync",
- "msiof1_ss1",
- "msiof1_ss2",
- "msiof1_txd",
- "msiof1_rxd",
- };
- static const char * const msiof2_groups[] = {
- "msiof2_clk_a",
- "msiof2_sync_a",
- "msiof2_ss1_a",
- "msiof2_ss2_a",
- "msiof2_txd_a",
- "msiof2_rxd_a",
- "msiof2_clk_b",
- "msiof2_sync_b",
- "msiof2_ss1_b",
- "msiof2_ss2_b",
- "msiof2_txd_b",
- "msiof2_rxd_b",
- };
- static const char * const msiof3_groups[] = {
- "msiof3_clk_a",
- "msiof3_sync_a",
- "msiof3_ss1_a",
- "msiof3_ss2_a",
- "msiof3_txd_a",
- "msiof3_rxd_a",
- "msiof3_clk_b",
- "msiof3_sync_b",
- "msiof3_ss1_b",
- "msiof3_txd_b",
- "msiof3_rxd_b",
- };
- static const char * const pwm0_groups[] = {
- "pwm0_a",
- "pwm0_b",
- };
- static const char * const pwm1_groups[] = {
- "pwm1_a",
- "pwm1_b",
- };
- static const char * const pwm2_groups[] = {
- "pwm2_a",
- "pwm2_b",
- "pwm2_c",
- };
- static const char * const pwm3_groups[] = {
- "pwm3_a",
- "pwm3_b",
- "pwm3_c",
- };
- static const char * const pwm4_groups[] = {
- "pwm4_a",
- "pwm4_b",
- };
- static const char * const pwm5_groups[] = {
- "pwm5_a",
- "pwm5_b",
- };
- static const char * const pwm6_groups[] = {
- "pwm6_a",
- "pwm6_b",
- };
- static const char * const scif0_groups[] = {
- "scif0_data_a",
- "scif0_clk_a",
- "scif0_ctrl_a",
- "scif0_data_b",
- "scif0_clk_b",
- };
- static const char * const scif1_groups[] = {
- "scif1_data",
- "scif1_clk",
- "scif1_ctrl",
- };
- static const char * const scif2_groups[] = {
- "scif2_data_a",
- "scif2_clk_a",
- "scif2_data_b",
- };
- static const char * const scif3_groups[] = {
- "scif3_data_a",
- "scif3_clk_a",
- "scif3_ctrl_a",
- "scif3_data_b",
- "scif3_data_c",
- "scif3_clk_c",
- };
- static const char * const scif4_groups[] = {
- "scif4_data_a",
- "scif4_clk_a",
- "scif4_ctrl_a",
- "scif4_data_b",
- "scif4_clk_b",
- "scif4_data_c",
- "scif4_ctrl_c",
- };
- static const char * const scif5_groups[] = {
- "scif5_data_a",
- "scif5_clk_a",
- "scif5_data_b",
- "scif5_data_c",
- };
- static const char * const scif_clk_groups[] = {
- "scif_clk_a",
- "scif_clk_b",
- };
- static const char * const sdhi0_groups[] = {
- "sdhi0_data1",
- "sdhi0_data4",
- "sdhi0_ctrl",
- "sdhi0_cd",
- "sdhi0_wp",
- };
- static const char * const sdhi1_groups[] = {
- "sdhi1_data1",
- "sdhi1_data4",
- "sdhi1_ctrl",
- "sdhi1_cd",
- "sdhi1_wp",
- };
- static const char * const sdhi3_groups[] = {
- "sdhi3_data1",
- "sdhi3_data4",
- "sdhi3_data8",
- "sdhi3_ctrl",
- "sdhi3_cd",
- "sdhi3_wp",
- "sdhi3_ds",
- };
- static const char * const ssi_groups[] = {
- "ssi0_data",
- "ssi01239_ctrl",
- "ssi1_data",
- "ssi1_ctrl",
- "ssi2_data",
- "ssi2_ctrl_a",
- "ssi2_ctrl_b",
- "ssi3_data",
- "ssi349_ctrl",
- "ssi4_data",
- "ssi4_ctrl",
- "ssi5_data",
- "ssi5_ctrl",
- "ssi6_data",
- "ssi6_ctrl",
- "ssi7_data",
- "ssi78_ctrl",
- "ssi8_data",
- "ssi9_data",
- "ssi9_ctrl_a",
- "ssi9_ctrl_b",
- };
- static const char * const tmu_groups[] = {
- "tmu_tclk1_a",
- "tmu_tclk1_b",
- "tmu_tclk2_a",
- "tmu_tclk2_b",
- };
- static const char * const usb0_groups[] = {
- "usb0_a",
- "usb0_b",
- "usb0_id",
- };
- static const char * const usb30_groups[] = {
- "usb30",
- "usb30_id",
- };
- static const char * const vin4_groups[] = {
- "vin4_data8_a",
- "vin4_data10_a",
- "vin4_data12_a",
- "vin4_data16_a",
- "vin4_data20_a",
- "vin4_data24_a",
- "vin4_data8_b",
- "vin4_data10_b",
- "vin4_data12_b",
- "vin4_data16_b",
- "vin4_data20_b",
- "vin4_data24_b",
- "vin4_data8_sft8",
- "vin4_sync",
- "vin4_field",
- "vin4_clkenb",
- "vin4_clk",
- };
- static const char * const vin5_groups[] = {
- "vin5_data8_a",
- "vin5_data8_sft8_a",
- "vin5_data10_a",
- "vin5_data12_a",
- "vin5_data16_a",
- "vin5_data8_b",
- "vin5_sync_a",
- "vin5_field_a",
- "vin5_clkenb_a",
- "vin5_clk_a",
- "vin5_clk_b",
- };
- static const struct sh_pfc_function pinmux_functions[] = {
- SH_PFC_FUNCTION(audio_clk),
- SH_PFC_FUNCTION(avb),
- SH_PFC_FUNCTION(can0),
- SH_PFC_FUNCTION(can1),
- SH_PFC_FUNCTION(can_clk),
- SH_PFC_FUNCTION(canfd0),
- SH_PFC_FUNCTION(canfd1),
- SH_PFC_FUNCTION(drif0),
- SH_PFC_FUNCTION(drif1),
- SH_PFC_FUNCTION(drif2),
- SH_PFC_FUNCTION(drif3),
- SH_PFC_FUNCTION(du),
- SH_PFC_FUNCTION(hscif0),
- SH_PFC_FUNCTION(hscif1),
- SH_PFC_FUNCTION(hscif2),
- SH_PFC_FUNCTION(hscif3),
- SH_PFC_FUNCTION(hscif4),
- SH_PFC_FUNCTION(i2c1),
- SH_PFC_FUNCTION(i2c2),
- SH_PFC_FUNCTION(i2c4),
- SH_PFC_FUNCTION(i2c5),
- SH_PFC_FUNCTION(i2c6),
- SH_PFC_FUNCTION(i2c7),
- SH_PFC_FUNCTION(intc_ex),
- SH_PFC_FUNCTION(msiof0),
- SH_PFC_FUNCTION(msiof1),
- SH_PFC_FUNCTION(msiof2),
- SH_PFC_FUNCTION(msiof3),
- SH_PFC_FUNCTION(pwm0),
- SH_PFC_FUNCTION(pwm1),
- SH_PFC_FUNCTION(pwm2),
- SH_PFC_FUNCTION(pwm3),
- SH_PFC_FUNCTION(pwm4),
- SH_PFC_FUNCTION(pwm5),
- SH_PFC_FUNCTION(pwm6),
- SH_PFC_FUNCTION(scif0),
- SH_PFC_FUNCTION(scif1),
- SH_PFC_FUNCTION(scif2),
- SH_PFC_FUNCTION(scif3),
- SH_PFC_FUNCTION(scif4),
- SH_PFC_FUNCTION(scif5),
- SH_PFC_FUNCTION(scif_clk),
- SH_PFC_FUNCTION(sdhi0),
- SH_PFC_FUNCTION(sdhi1),
- SH_PFC_FUNCTION(sdhi3),
- SH_PFC_FUNCTION(ssi),
- SH_PFC_FUNCTION(tmu),
- SH_PFC_FUNCTION(usb0),
- SH_PFC_FUNCTION(usb30),
- SH_PFC_FUNCTION(vin4),
- SH_PFC_FUNCTION(vin5),
- };
- static const struct pinmux_cfg_reg pinmux_config_regs[] = {
- #define F_(x, y) FN_##y
- #define FM(x) FN_##x
- { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- GP_0_17_FN, GPSR0_17,
- GP_0_16_FN, GPSR0_16,
- GP_0_15_FN, GPSR0_15,
- GP_0_14_FN, GPSR0_14,
- GP_0_13_FN, GPSR0_13,
- GP_0_12_FN, GPSR0_12,
- GP_0_11_FN, GPSR0_11,
- GP_0_10_FN, GPSR0_10,
- GP_0_9_FN, GPSR0_9,
- GP_0_8_FN, GPSR0_8,
- GP_0_7_FN, GPSR0_7,
- GP_0_6_FN, GPSR0_6,
- GP_0_5_FN, GPSR0_5,
- GP_0_4_FN, GPSR0_4,
- GP_0_3_FN, GPSR0_3,
- GP_0_2_FN, GPSR0_2,
- GP_0_1_FN, GPSR0_1,
- GP_0_0_FN, GPSR0_0, }
- },
- { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- GP_1_22_FN, GPSR1_22,
- GP_1_21_FN, GPSR1_21,
- GP_1_20_FN, GPSR1_20,
- GP_1_19_FN, GPSR1_19,
- GP_1_18_FN, GPSR1_18,
- GP_1_17_FN, GPSR1_17,
- GP_1_16_FN, GPSR1_16,
- GP_1_15_FN, GPSR1_15,
- GP_1_14_FN, GPSR1_14,
- GP_1_13_FN, GPSR1_13,
- GP_1_12_FN, GPSR1_12,
- GP_1_11_FN, GPSR1_11,
- GP_1_10_FN, GPSR1_10,
- GP_1_9_FN, GPSR1_9,
- GP_1_8_FN, GPSR1_8,
- GP_1_7_FN, GPSR1_7,
- GP_1_6_FN, GPSR1_6,
- GP_1_5_FN, GPSR1_5,
- GP_1_4_FN, GPSR1_4,
- GP_1_3_FN, GPSR1_3,
- GP_1_2_FN, GPSR1_2,
- GP_1_1_FN, GPSR1_1,
- GP_1_0_FN, GPSR1_0, }
- },
- { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- GP_2_25_FN, GPSR2_25,
- GP_2_24_FN, GPSR2_24,
- GP_2_23_FN, GPSR2_23,
- GP_2_22_FN, GPSR2_22,
- GP_2_21_FN, GPSR2_21,
- GP_2_20_FN, GPSR2_20,
- GP_2_19_FN, GPSR2_19,
- GP_2_18_FN, GPSR2_18,
- GP_2_17_FN, GPSR2_17,
- GP_2_16_FN, GPSR2_16,
- GP_2_15_FN, GPSR2_15,
- GP_2_14_FN, GPSR2_14,
- GP_2_13_FN, GPSR2_13,
- GP_2_12_FN, GPSR2_12,
- GP_2_11_FN, GPSR2_11,
- GP_2_10_FN, GPSR2_10,
- GP_2_9_FN, GPSR2_9,
- GP_2_8_FN, GPSR2_8,
- GP_2_7_FN, GPSR2_7,
- GP_2_6_FN, GPSR2_6,
- GP_2_5_FN, GPSR2_5,
- GP_2_4_FN, GPSR2_4,
- GP_2_3_FN, GPSR2_3,
- GP_2_2_FN, GPSR2_2,
- GP_2_1_FN, GPSR2_1,
- GP_2_0_FN, GPSR2_0, }
- },
- { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- GP_3_15_FN, GPSR3_15,
- GP_3_14_FN, GPSR3_14,
- GP_3_13_FN, GPSR3_13,
- GP_3_12_FN, GPSR3_12,
- GP_3_11_FN, GPSR3_11,
- GP_3_10_FN, GPSR3_10,
- GP_3_9_FN, GPSR3_9,
- GP_3_8_FN, GPSR3_8,
- GP_3_7_FN, GPSR3_7,
- GP_3_6_FN, GPSR3_6,
- GP_3_5_FN, GPSR3_5,
- GP_3_4_FN, GPSR3_4,
- GP_3_3_FN, GPSR3_3,
- GP_3_2_FN, GPSR3_2,
- GP_3_1_FN, GPSR3_1,
- GP_3_0_FN, GPSR3_0, }
- },
- { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- GP_4_10_FN, GPSR4_10,
- GP_4_9_FN, GPSR4_9,
- GP_4_8_FN, GPSR4_8,
- GP_4_7_FN, GPSR4_7,
- GP_4_6_FN, GPSR4_6,
- GP_4_5_FN, GPSR4_5,
- GP_4_4_FN, GPSR4_4,
- GP_4_3_FN, GPSR4_3,
- GP_4_2_FN, GPSR4_2,
- GP_4_1_FN, GPSR4_1,
- GP_4_0_FN, GPSR4_0, }
- },
- { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- GP_5_19_FN, GPSR5_19,
- GP_5_18_FN, GPSR5_18,
- GP_5_17_FN, GPSR5_17,
- GP_5_16_FN, GPSR5_16,
- GP_5_15_FN, GPSR5_15,
- GP_5_14_FN, GPSR5_14,
- GP_5_13_FN, GPSR5_13,
- GP_5_12_FN, GPSR5_12,
- GP_5_11_FN, GPSR5_11,
- GP_5_10_FN, GPSR5_10,
- GP_5_9_FN, GPSR5_9,
- GP_5_8_FN, GPSR5_8,
- GP_5_7_FN, GPSR5_7,
- GP_5_6_FN, GPSR5_6,
- GP_5_5_FN, GPSR5_5,
- GP_5_4_FN, GPSR5_4,
- GP_5_3_FN, GPSR5_3,
- GP_5_2_FN, GPSR5_2,
- GP_5_1_FN, GPSR5_1,
- GP_5_0_FN, GPSR5_0, }
- },
- { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- 0, 0,
- GP_6_17_FN, GPSR6_17,
- GP_6_16_FN, GPSR6_16,
- GP_6_15_FN, GPSR6_15,
- GP_6_14_FN, GPSR6_14,
- GP_6_13_FN, GPSR6_13,
- GP_6_12_FN, GPSR6_12,
- GP_6_11_FN, GPSR6_11,
- GP_6_10_FN, GPSR6_10,
- GP_6_9_FN, GPSR6_9,
- GP_6_8_FN, GPSR6_8,
- GP_6_7_FN, GPSR6_7,
- GP_6_6_FN, GPSR6_6,
- GP_6_5_FN, GPSR6_5,
- GP_6_4_FN, GPSR6_4,
- GP_6_3_FN, GPSR6_3,
- GP_6_2_FN, GPSR6_2,
- GP_6_1_FN, GPSR6_1,
- GP_6_0_FN, GPSR6_0, }
- },
- #undef F_
- #undef FM
- #define F_(x, y) x,
- #define FM(x) FN_##x,
- { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
- IP0_31_28
- IP0_27_24
- IP0_23_20
- IP0_19_16
- IP0_15_12
- IP0_11_8
- IP0_7_4
- IP0_3_0 }
- },
- { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
- IP1_31_28
- IP1_27_24
- IP1_23_20
- IP1_19_16
- IP1_15_12
- IP1_11_8
- IP1_7_4
- IP1_3_0 }
- },
- { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
- IP2_31_28
- IP2_27_24
- IP2_23_20
- IP2_19_16
- IP2_15_12
- IP2_11_8
- IP2_7_4
- IP2_3_0 }
- },
- { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
- IP3_31_28
- IP3_27_24
- IP3_23_20
- IP3_19_16
- IP3_15_12
- IP3_11_8
- IP3_7_4
- IP3_3_0 }
- },
- { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
- IP4_31_28
- IP4_27_24
- IP4_23_20
- IP4_19_16
- IP4_15_12
- IP4_11_8
- IP4_7_4
- IP4_3_0 }
- },
- { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
- IP5_31_28
- IP5_27_24
- IP5_23_20
- IP5_19_16
- IP5_15_12
- IP5_11_8
- IP5_7_4
- IP5_3_0 }
- },
- { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
- IP6_31_28
- IP6_27_24
- IP6_23_20
- IP6_19_16
- IP6_15_12
- IP6_11_8
- IP6_7_4
- IP6_3_0 }
- },
- { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
- IP7_31_28
- IP7_27_24
- IP7_23_20
- IP7_19_16
- IP7_15_12
- IP7_11_8
- IP7_7_4
- IP7_3_0 }
- },
- { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
- IP8_31_28
- IP8_27_24
- IP8_23_20
- IP8_19_16
- IP8_15_12
- IP8_11_8
- IP8_7_4
- IP8_3_0 }
- },
- { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
- IP9_31_28
- IP9_27_24
- IP9_23_20
- IP9_19_16
- IP9_15_12
- IP9_11_8
- IP9_7_4
- IP9_3_0 }
- },
- { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
- IP10_31_28
- IP10_27_24
- IP10_23_20
- IP10_19_16
- IP10_15_12
- IP10_11_8
- IP10_7_4
- IP10_3_0 }
- },
- { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
- IP11_31_28
- IP11_27_24
- IP11_23_20
- IP11_19_16
- IP11_15_12
- IP11_11_8
- IP11_7_4
- IP11_3_0 }
- },
- { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
- IP12_31_28
- IP12_27_24
- IP12_23_20
- IP12_19_16
- IP12_15_12
- IP12_11_8
- IP12_7_4
- IP12_3_0 }
- },
- { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
- IP13_31_28
- IP13_27_24
- IP13_23_20
- IP13_19_16
- IP13_15_12
- IP13_11_8
- IP13_7_4
- IP13_3_0 }
- },
- { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) {
- IP14_31_28
- IP14_27_24
- IP14_23_20
- IP14_19_16
- IP14_15_12
- IP14_11_8
- IP14_7_4
- IP14_3_0 }
- },
- { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) {
- IP15_31_28
- IP15_27_24
- IP15_23_20
- IP15_19_16
- IP15_15_12
- IP15_11_8
- IP15_7_4
- IP15_3_0 }
- },
- #undef F_
- #undef FM
- #define F_(x, y) x,
- #define FM(x) FN_##x,
- { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
- 1, 2, 1, 2, 1, 1, 1, 1, 2, 3, 1,
- 1, 1, 2, 2, 1, 1, 1, 2, 1, 1, 1, 2) {
- /* RESERVED 31 */
- 0, 0,
- MOD_SEL0_30_29
- MOD_SEL0_28
- MOD_SEL0_27_26
- MOD_SEL0_25
- MOD_SEL0_24
- MOD_SEL0_23
- MOD_SEL0_22
- MOD_SEL0_21_20
- MOD_SEL0_19_18_17
- MOD_SEL0_16
- MOD_SEL0_15
- MOD_SEL0_14
- MOD_SEL0_13_12
- MOD_SEL0_11_10
- MOD_SEL0_9
- MOD_SEL0_8
- MOD_SEL0_7
- MOD_SEL0_6_5
- MOD_SEL0_4
- MOD_SEL0_3
- MOD_SEL0_2
- MOD_SEL0_1_0 }
- },
- { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
- 1, 1, 1, 1, 1, 1, 1, 3, 3, 1, 1, 1,
- 1, 2, 2, 2, 1, 1, 2, 1, 4) {
- MOD_SEL1_31
- MOD_SEL1_30
- MOD_SEL1_29
- MOD_SEL1_28
- /* RESERVED 27 */
- 0, 0,
- MOD_SEL1_26
- MOD_SEL1_25
- MOD_SEL1_24_23_22
- MOD_SEL1_21_20_19
- MOD_SEL1_18
- MOD_SEL1_17
- MOD_SEL1_16
- MOD_SEL1_15
- MOD_SEL1_14_13
- MOD_SEL1_12_11
- MOD_SEL1_10_9
- MOD_SEL1_8
- MOD_SEL1_7
- MOD_SEL1_6_5
- MOD_SEL1_4
- /* RESERVED 3, 2, 1, 0 */
- 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
- },
- { },
- };
- enum ioctrl_regs {
- POCCTRL,
- };
- static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
- [POCCTRL] = { 0xe6060380, },
- { /* sentinel */ },
- };
- static int r8a77990_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
- {
- int bit = -EINVAL;
- *pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
- if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
- bit = pin & 0x1f;
- if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 10))
- bit = (pin & 0x1f) + 19;
- return bit;
- }
- static const struct sh_pfc_soc_operations r8a77990_pinmux_ops = {
- .pin_to_pocctrl = r8a77990_pin_to_pocctrl,
- };
- const struct sh_pfc_soc_info r8a77990_pinmux_info = {
- .name = "r8a77990_pfc",
- .ops = &r8a77990_pinmux_ops,
- .unlock_reg = 0xe6060000, /* PMMR */
- .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
- .pins = pinmux_pins,
- .nr_pins = ARRAY_SIZE(pinmux_pins),
- .groups = pinmux_groups,
- .nr_groups = ARRAY_SIZE(pinmux_groups),
- .functions = pinmux_functions,
- .nr_functions = ARRAY_SIZE(pinmux_functions),
- .cfg_regs = pinmux_config_regs,
- .ioctrl_regs = pinmux_ioctrl_regs,
- .pinmux_data = pinmux_data,
- .pinmux_data_size = ARRAY_SIZE(pinmux_data),
- };
|