pfc-r8a77990.c 149 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A77990 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2018 Renesas Electronics Corp.
  6. *
  7. * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7796.c
  8. *
  9. * R-Car Gen3 processor support - PFC hardware block.
  10. *
  11. * Copyright (C) 2015 Renesas Electronics Corporation
  12. */
  13. #include <common.h>
  14. #include <dm.h>
  15. #include <errno.h>
  16. #include <dm/pinctrl.h>
  17. #include <linux/kernel.h>
  18. #include "sh_pfc.h"
  19. #define CFG_FLAGS (SH_PFC_PIN_CFG_PULL_UP | \
  20. SH_PFC_PIN_CFG_PULL_DOWN)
  21. #define CPU_ALL_PORT(fn, sfx) \
  22. PORT_GP_18(0, fn, sfx), \
  23. PORT_GP_23(1, fn, sfx), \
  24. PORT_GP_26(2, fn, sfx), \
  25. PORT_GP_CFG_12(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  26. PORT_GP_1(3, 12, fn, sfx), \
  27. PORT_GP_1(3, 13, fn, sfx), \
  28. PORT_GP_1(3, 14, fn, sfx), \
  29. PORT_GP_1(3, 15, fn, sfx), \
  30. PORT_GP_CFG_11(4, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  31. PORT_GP_20(5, fn, sfx), \
  32. PORT_GP_18(6, fn, sfx)
  33. /*
  34. * F_() : just information
  35. * FM() : macro for FN_xxx / xxx_MARK
  36. */
  37. /* GPSR0 */
  38. #define GPSR0_17 F_(SDA4, IP7_27_24)
  39. #define GPSR0_16 F_(SCL4, IP7_23_20)
  40. #define GPSR0_15 F_(D15, IP7_19_16)
  41. #define GPSR0_14 F_(D14, IP7_15_12)
  42. #define GPSR0_13 F_(D13, IP7_11_8)
  43. #define GPSR0_12 F_(D12, IP7_7_4)
  44. #define GPSR0_11 F_(D11, IP7_3_0)
  45. #define GPSR0_10 F_(D10, IP6_31_28)
  46. #define GPSR0_9 F_(D9, IP6_27_24)
  47. #define GPSR0_8 F_(D8, IP6_23_20)
  48. #define GPSR0_7 F_(D7, IP6_19_16)
  49. #define GPSR0_6 F_(D6, IP6_15_12)
  50. #define GPSR0_5 F_(D5, IP6_11_8)
  51. #define GPSR0_4 F_(D4, IP6_7_4)
  52. #define GPSR0_3 F_(D3, IP6_3_0)
  53. #define GPSR0_2 F_(D2, IP5_31_28)
  54. #define GPSR0_1 F_(D1, IP5_27_24)
  55. #define GPSR0_0 F_(D0, IP5_23_20)
  56. /* GPSR1 */
  57. #define GPSR1_22 F_(WE0_N, IP5_19_16)
  58. #define GPSR1_21 F_(CS0_N, IP5_15_12)
  59. #define GPSR1_20 FM(CLKOUT)
  60. #define GPSR1_19 F_(A19, IP5_11_8)
  61. #define GPSR1_18 F_(A18, IP5_7_4)
  62. #define GPSR1_17 F_(A17, IP5_3_0)
  63. #define GPSR1_16 F_(A16, IP4_31_28)
  64. #define GPSR1_15 F_(A15, IP4_27_24)
  65. #define GPSR1_14 F_(A14, IP4_23_20)
  66. #define GPSR1_13 F_(A13, IP4_19_16)
  67. #define GPSR1_12 F_(A12, IP4_15_12)
  68. #define GPSR1_11 F_(A11, IP4_11_8)
  69. #define GPSR1_10 F_(A10, IP4_7_4)
  70. #define GPSR1_9 F_(A9, IP4_3_0)
  71. #define GPSR1_8 F_(A8, IP3_31_28)
  72. #define GPSR1_7 F_(A7, IP3_27_24)
  73. #define GPSR1_6 F_(A6, IP3_23_20)
  74. #define GPSR1_5 F_(A5, IP3_19_16)
  75. #define GPSR1_4 F_(A4, IP3_15_12)
  76. #define GPSR1_3 F_(A3, IP3_11_8)
  77. #define GPSR1_2 F_(A2, IP3_7_4)
  78. #define GPSR1_1 F_(A1, IP3_3_0)
  79. #define GPSR1_0 F_(A0, IP2_31_28)
  80. /* GPSR2 */
  81. #define GPSR2_25 F_(EX_WAIT0, IP2_27_24)
  82. #define GPSR2_24 F_(RD_WR_N, IP2_23_20)
  83. #define GPSR2_23 F_(RD_N, IP2_19_16)
  84. #define GPSR2_22 F_(BS_N, IP2_15_12)
  85. #define GPSR2_21 FM(AVB_PHY_INT)
  86. #define GPSR2_20 F_(AVB_TXCREFCLK, IP2_3_0)
  87. #define GPSR2_19 FM(AVB_RD3)
  88. #define GPSR2_18 F_(AVB_RD2, IP1_31_28)
  89. #define GPSR2_17 F_(AVB_RD1, IP1_27_24)
  90. #define GPSR2_16 F_(AVB_RD0, IP1_23_20)
  91. #define GPSR2_15 FM(AVB_RXC)
  92. #define GPSR2_14 FM(AVB_RX_CTL)
  93. #define GPSR2_13 F_(RPC_RESET_N, IP1_19_16)
  94. #define GPSR2_12 F_(RPC_INT_N, IP1_15_12)
  95. #define GPSR2_11 F_(QSPI1_SSL, IP1_11_8)
  96. #define GPSR2_10 F_(QSPI1_IO3, IP1_7_4)
  97. #define GPSR2_9 F_(QSPI1_IO2, IP1_3_0)
  98. #define GPSR2_8 F_(QSPI1_MISO_IO1, IP0_31_28)
  99. #define GPSR2_7 F_(QSPI1_MOSI_IO0, IP0_27_24)
  100. #define GPSR2_6 F_(QSPI1_SPCLK, IP0_23_20)
  101. #define GPSR2_5 FM(QSPI0_SSL)
  102. #define GPSR2_4 F_(QSPI0_IO3, IP0_19_16)
  103. #define GPSR2_3 F_(QSPI0_IO2, IP0_15_12)
  104. #define GPSR2_2 F_(QSPI0_MISO_IO1, IP0_11_8)
  105. #define GPSR2_1 F_(QSPI0_MOSI_IO0, IP0_7_4)
  106. #define GPSR2_0 F_(QSPI0_SPCLK, IP0_3_0)
  107. /* GPSR3 */
  108. #define GPSR3_15 F_(SD1_WP, IP11_7_4)
  109. #define GPSR3_14 F_(SD1_CD, IP11_3_0)
  110. #define GPSR3_13 F_(SD0_WP, IP10_31_28)
  111. #define GPSR3_12 F_(SD0_CD, IP10_27_24)
  112. #define GPSR3_11 F_(SD1_DAT3, IP9_11_8)
  113. #define GPSR3_10 F_(SD1_DAT2, IP9_7_4)
  114. #define GPSR3_9 F_(SD1_DAT1, IP9_3_0)
  115. #define GPSR3_8 F_(SD1_DAT0, IP8_31_28)
  116. #define GPSR3_7 F_(SD1_CMD, IP8_27_24)
  117. #define GPSR3_6 F_(SD1_CLK, IP8_23_20)
  118. #define GPSR3_5 F_(SD0_DAT3, IP8_19_16)
  119. #define GPSR3_4 F_(SD0_DAT2, IP8_15_12)
  120. #define GPSR3_3 F_(SD0_DAT1, IP8_11_8)
  121. #define GPSR3_2 F_(SD0_DAT0, IP8_7_4)
  122. #define GPSR3_1 F_(SD0_CMD, IP8_3_0)
  123. #define GPSR3_0 F_(SD0_CLK, IP7_31_28)
  124. /* GPSR4 */
  125. #define GPSR4_10 F_(SD3_DS, IP10_23_20)
  126. #define GPSR4_9 F_(SD3_DAT7, IP10_19_16)
  127. #define GPSR4_8 F_(SD3_DAT6, IP10_15_12)
  128. #define GPSR4_7 F_(SD3_DAT5, IP10_11_8)
  129. #define GPSR4_6 F_(SD3_DAT4, IP10_7_4)
  130. #define GPSR4_5 F_(SD3_DAT3, IP10_3_0)
  131. #define GPSR4_4 F_(SD3_DAT2, IP9_31_28)
  132. #define GPSR4_3 F_(SD3_DAT1, IP9_27_24)
  133. #define GPSR4_2 F_(SD3_DAT0, IP9_23_20)
  134. #define GPSR4_1 F_(SD3_CMD, IP9_19_16)
  135. #define GPSR4_0 F_(SD3_CLK, IP9_15_12)
  136. /* GPSR5 */
  137. #define GPSR5_19 F_(MLB_DAT, IP13_23_20)
  138. #define GPSR5_18 F_(MLB_SIG, IP13_19_16)
  139. #define GPSR5_17 F_(MLB_CLK, IP13_15_12)
  140. #define GPSR5_16 F_(SSI_SDATA9, IP13_11_8)
  141. #define GPSR5_15 F_(MSIOF0_SS2, IP13_7_4)
  142. #define GPSR5_14 F_(MSIOF0_SS1, IP13_3_0)
  143. #define GPSR5_13 F_(MSIOF0_SYNC, IP12_31_28)
  144. #define GPSR5_12 F_(MSIOF0_TXD, IP12_27_24)
  145. #define GPSR5_11 F_(MSIOF0_RXD, IP12_23_20)
  146. #define GPSR5_10 F_(MSIOF0_SCK, IP12_19_16)
  147. #define GPSR5_9 F_(RX2_A, IP12_15_12)
  148. #define GPSR5_8 F_(TX2_A, IP12_11_8)
  149. #define GPSR5_7 F_(SCK2_A, IP12_7_4)
  150. #define GPSR5_6 F_(TX1, IP12_3_0)
  151. #define GPSR5_5 F_(RX1, IP11_31_28)
  152. #define GPSR5_4 F_(RTS0_N_TANS_A, IP11_23_20)
  153. #define GPSR5_3 F_(CTS0_N_A, IP11_19_16)
  154. #define GPSR5_2 F_(TX0_A, IP11_15_12)
  155. #define GPSR5_1 F_(RX0_A, IP11_11_8)
  156. #define GPSR5_0 F_(SCK0_A, IP11_27_24)
  157. /* GPSR6 */
  158. #define GPSR6_17 F_(USB30_PWEN, IP15_27_24)
  159. #define GPSR6_16 F_(SSI_SDATA6, IP15_19_16)
  160. #define GPSR6_15 F_(SSI_WS6, IP15_15_12)
  161. #define GPSR6_14 F_(SSI_SCK6, IP15_11_8)
  162. #define GPSR6_13 F_(SSI_SDATA5, IP15_7_4)
  163. #define GPSR6_12 F_(SSI_WS5, IP15_3_0)
  164. #define GPSR6_11 F_(SSI_SCK5, IP14_31_28)
  165. #define GPSR6_10 F_(SSI_SDATA4, IP14_27_24)
  166. #define GPSR6_9 F_(USB30_OVC, IP15_31_28)
  167. #define GPSR6_8 F_(AUDIO_CLKA, IP15_23_20)
  168. #define GPSR6_7 F_(SSI_SDATA3, IP14_23_20)
  169. #define GPSR6_6 F_(SSI_WS349, IP14_19_16)
  170. #define GPSR6_5 F_(SSI_SCK349, IP14_15_12)
  171. #define GPSR6_4 F_(SSI_SDATA2, IP14_11_8)
  172. #define GPSR6_3 F_(SSI_SDATA1, IP14_7_4)
  173. #define GPSR6_2 F_(SSI_SDATA0, IP14_3_0)
  174. #define GPSR6_1 F_(SSI_WS01239, IP13_31_28)
  175. #define GPSR6_0 F_(SSI_SCK01239, IP13_27_24)
  176. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
  177. #define IP0_3_0 FM(QSPI0_SPCLK) FM(HSCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  178. #define IP0_7_4 FM(QSPI0_MOSI_IO0) FM(HCTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  179. #define IP0_11_8 FM(QSPI0_MISO_IO1) FM(HRTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  180. #define IP0_15_12 FM(QSPI0_IO2) FM(HTX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  181. #define IP0_19_16 FM(QSPI0_IO3) FM(HRX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  182. #define IP0_23_20 FM(QSPI1_SPCLK) FM(RIF2_CLK_A) FM(HSCK4_B) FM(VI4_DATA0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  183. #define IP0_27_24 FM(QSPI1_MOSI_IO0) FM(RIF2_SYNC_A) FM(HTX4_B) FM(VI4_DATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  184. #define IP0_31_28 FM(QSPI1_MISO_IO1) FM(RIF2_D0_A) FM(HRX4_B) FM(VI4_DATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  185. #define IP1_3_0 FM(QSPI1_IO2) FM(RIF2_D1_A) FM(HTX3_C) FM(VI4_DATA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  186. #define IP1_7_4 FM(QSPI1_IO3) FM(RIF3_CLK_A) FM(HRX3_C) FM(VI4_DATA4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  187. #define IP1_11_8 FM(QSPI1_SSL) FM(RIF3_SYNC_A) FM(HSCK3_C) FM(VI4_DATA5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  188. #define IP1_15_12 FM(RPC_INT_N) FM(RIF3_D0_A) FM(HCTS3_N_C) FM(VI4_DATA6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  189. #define IP1_19_16 FM(RPC_RESET_N) FM(RIF3_D1_A) FM(HRTS3_N_C) FM(VI4_DATA7_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  190. #define IP1_23_20 FM(AVB_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  191. #define IP1_27_24 FM(AVB_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  192. #define IP1_31_28 FM(AVB_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  193. #define IP2_3_0 FM(AVB_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  194. #define IP2_7_4 FM(AVB_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  195. #define IP2_11_8 FM(AVB_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  196. #define IP2_15_12 FM(BS_N) FM(PWM0_A) FM(AVB_MAGIC) FM(VI4_CLK) F_(0, 0) FM(TX3_C) F_(0, 0) FM(VI5_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  197. #define IP2_19_16 FM(RD_N) FM(PWM1_A) FM(AVB_LINK) FM(VI4_FIELD) F_(0, 0) FM(RX3_C) FM(FSCLKST2_N_A) FM(VI5_DATA0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  198. #define IP2_23_20 FM(RD_WR_N) FM(SCL7_A) FM(AVB_AVTP_MATCH_A) FM(VI4_VSYNC_N) FM(TX5_B) FM(SCK3_C) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  199. #define IP2_27_24 FM(EX_WAIT0) FM(SDA7_A) FM(AVB_AVTP_CAPTURE_A) FM(VI4_HSYNC_N) FM(RX5_B) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  200. #define IP2_31_28 FM(A0) FM(IRQ0) FM(PWM2_A) FM(MSIOF3_SS1_B) FM(VI5_CLK_A) FM(DU_CDE) FM(HRX3_D) FM(IERX) FM(QSTB_QHE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  201. #define IP3_3_0 FM(A1) FM(IRQ1) FM(PWM3_A) FM(DU_DOTCLKIN1) FM(VI5_DATA0_A) FM(DU_DISP_CDE) FM(SDA6_B) FM(IETX) FM(QCPV_QDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  202. #define IP3_7_4 FM(A2) FM(IRQ2) FM(AVB_AVTP_PPS) FM(VI4_CLKENB) FM(VI5_DATA1_A) FM(DU_DISP) FM(SCL6_B) F_(0, 0) FM(QSTVB_QVE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  203. #define IP3_11_8 FM(A3) FM(CTS4_N_A) FM(PWM4_A) FM(VI4_DATA12) F_(0, 0) FM(DU_DOTCLKOUT0) FM(HTX3_D) FM(IECLK) FM(LCDOUT12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  204. #define IP3_15_12 FM(A4) FM(RTS4_N_TANS_A) FM(MSIOF3_SYNC_B) FM(VI4_DATA8) FM(PWM2_B) FM(DU_DG4) FM(RIF2_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  205. #define IP3_19_16 FM(A5) FM(SCK4_A) FM(MSIOF3_SCK_B) FM(VI4_DATA9) FM(PWM3_B) F_(0, 0) FM(RIF2_SYNC_B) F_(0, 0) FM(QPOLA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  206. #define IP3_23_20 FM(A6) FM(RX4_A) FM(MSIOF3_RXD_B) FM(VI4_DATA10) F_(0, 0) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  207. #define IP3_27_24 FM(A7) FM(TX4_A) FM(MSIOF3_TXD_B) FM(VI4_DATA11) F_(0, 0) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  208. #define IP3_31_28 FM(A8) FM(SDA6_A) FM(RX3_B) FM(HRX4_C) FM(VI5_HSYNC_N_A) FM(DU_HSYNC) FM(VI4_DATA0_B) F_(0, 0) FM(QSTH_QHS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  209. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
  210. #define IP4_3_0 FM(A9) FM(TX5_A) FM(IRQ3) FM(VI4_DATA16) FM(VI5_VSYNC_N_A) FM(DU_DG7) F_(0, 0) F_(0, 0) FM(LCDOUT15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  211. #define IP4_7_4 FM(A10) FM(IRQ4) FM(MSIOF2_SYNC_B) FM(VI4_DATA13) FM(VI5_FIELD_A) FM(DU_DG5) FM(FSCLKST2_N_B) F_(0, 0) FM(LCDOUT13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  212. #define IP4_11_8 FM(A11) FM(SCL6_A) FM(TX3_B) FM(HTX4_C) F_(0, 0) FM(DU_VSYNC) FM(VI4_DATA1_B) F_(0, 0) FM(QSTVA_QVS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  213. #define IP4_15_12 FM(A12) FM(RX5_A) FM(MSIOF2_SS2_B) FM(VI4_DATA17) FM(VI5_DATA3_A) FM(DU_DG6) F_(0, 0) F_(0, 0) FM(LCDOUT14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  214. #define IP4_19_16 FM(A13) FM(SCK5_A) FM(MSIOF2_SCK_B) FM(VI4_DATA14) FM(HRX4_D) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(LCDOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  215. #define IP4_23_20 FM(A14) FM(MSIOF1_SS1) FM(MSIOF2_RXD_B) FM(VI4_DATA15) FM(HTX4_D) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(LCDOUT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  216. #define IP4_27_24 FM(A15) FM(MSIOF1_SS2) FM(MSIOF2_TXD_B) FM(VI4_DATA18) FM(VI5_DATA4_A) FM(DU_DB4) F_(0, 0) F_(0, 0) FM(LCDOUT4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  217. #define IP4_31_28 FM(A16) FM(MSIOF1_SYNC) FM(MSIOF2_SS1_B) FM(VI4_DATA19) FM(VI5_DATA5_A) FM(DU_DB5) F_(0, 0) F_(0, 0) FM(LCDOUT5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  218. #define IP5_3_0 FM(A17) FM(MSIOF1_RXD) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA6_A) FM(DU_DB6) F_(0, 0) F_(0, 0) FM(LCDOUT6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  219. #define IP5_7_4 FM(A18) FM(MSIOF1_TXD) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA7_A) FM(DU_DB0) F_(0, 0) FM(HRX4_E) FM(LCDOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  220. #define IP5_11_8 FM(A19) FM(MSIOF1_SCK) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA2_A) FM(DU_DB1) F_(0, 0) FM(HTX4_E) FM(LCDOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  221. #define IP5_15_12 FM(CS0_N) FM(SCL5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR0) FM(VI4_DATA2_B) F_(0, 0) FM(LCDOUT16) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  222. #define IP5_19_16 FM(WE0_N) FM(SDA5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR1) FM(VI4_DATA3_B) F_(0, 0) FM(LCDOUT17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  223. #define IP5_23_20 FM(D0) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR2) FM(CTS4_N_C) F_(0, 0) FM(LCDOUT18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  224. #define IP5_27_24 FM(D1) FM(MSIOF3_SYNC_A) FM(SCK3_A) FM(VI4_DATA23) FM(VI5_CLKENB_A) FM(DU_DB7) FM(RTS4_N_TANS_C) F_(0, 0) FM(LCDOUT7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  225. #define IP5_31_28 FM(D2) FM(MSIOF3_RXD_A) FM(RX5_C) F_(0, 0) FM(VI5_DATA14_A) FM(DU_DR3) FM(RX4_C) F_(0, 0) FM(LCDOUT19) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  226. #define IP6_3_0 FM(D3) FM(MSIOF3_TXD_A) FM(TX5_C) F_(0, 0) FM(VI5_DATA15_A) FM(DU_DR4) FM(TX4_C) F_(0, 0) FM(LCDOUT20) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  227. #define IP6_7_4 FM(D4) FM(CANFD1_TX) FM(HSCK3_B) FM(CAN1_TX) FM(RTS3_N_TANS_A) FM(MSIOF3_SS2_A) F_(0, 0) FM(VI5_DATA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  228. #define IP6_11_8 FM(D5) FM(RX3_A) FM(HRX3_B) F_(0, 0) F_(0, 0) FM(DU_DR5) FM(VI4_DATA4_B) F_(0, 0) FM(LCDOUT21) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  229. #define IP6_15_12 FM(D6) FM(TX3_A) FM(HTX3_B) F_(0, 0) F_(0, 0) FM(DU_DR6) FM(VI4_DATA5_B) F_(0, 0) FM(LCDOUT22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  230. #define IP6_19_16 FM(D7) FM(CANFD1_RX) FM(IRQ5) FM(CAN1_RX) FM(CTS3_N_A) F_(0, 0) F_(0, 0) FM(VI5_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  231. #define IP6_23_20 FM(D8) FM(MSIOF2_SCK_A) FM(SCK4_B) F_(0, 0) FM(VI5_DATA12_A) FM(DU_DR7) FM(RIF3_CLK_B) FM(HCTS3_N_E) FM(LCDOUT23) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  232. #define IP6_27_24 FM(D9) FM(MSIOF2_SYNC_A) F_(0, 0) F_(0, 0) FM(VI5_DATA10_A) FM(DU_DG0) FM(RIF3_SYNC_B) FM(HRX3_E) FM(LCDOUT8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  233. #define IP6_31_28 FM(D10) FM(MSIOF2_RXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA13_A) FM(DU_DG1) FM(RIF3_D0_B) FM(HTX3_E) FM(LCDOUT9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  234. #define IP7_3_0 FM(D11) FM(MSIOF2_TXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA11_A) FM(DU_DG2) FM(RIF3_D1_B) FM(HRTS3_N_E) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  235. #define IP7_7_4 FM(D12) FM(CANFD0_TX) FM(TX4_B) FM(CAN0_TX) FM(VI5_DATA8_A) F_(0, 0) F_(0, 0) FM(VI5_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  236. #define IP7_11_8 FM(D13) FM(CANFD0_RX) FM(RX4_B) FM(CAN0_RX) FM(VI5_DATA9_A) FM(SCL7_B) F_(0, 0) FM(VI5_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  237. #define IP7_15_12 FM(D14) FM(CAN_CLK) FM(HRX3_A) FM(MSIOF2_SS2_A) F_(0, 0) FM(SDA7_B) F_(0, 0) FM(VI5_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  238. #define IP7_19_16 FM(D15) FM(MSIOF2_SS1_A) FM(HTX3_A) FM(MSIOF3_SS1_A) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) FM(LCDOUT11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  239. #define IP7_23_20 FM(SCL4) FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DOTCLKIN0) FM(VI4_DATA6_B) FM(VI5_DATA6_B) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  240. #define IP7_27_24 FM(SDA4) FM(WE1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI4_DATA7_B) FM(VI5_DATA7_B) FM(QPOLB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  241. #define IP7_31_28 FM(SD0_CLK) FM(NFDATA8) FM(SCL1_C) FM(HSCK1_B) FM(SDA2_E) FM(FMCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  242. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
  243. #define IP8_3_0 FM(SD0_CMD) FM(NFDATA9) F_(0, 0) FM(HRX1_B) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  244. #define IP8_7_4 FM(SD0_DAT0) FM(NFDATA10) F_(0, 0) FM(HTX1_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  245. #define IP8_11_8 FM(SD0_DAT1) FM(NFDATA11) FM(SDA2_C) FM(HCTS1_N_B) F_(0, 0) FM(FMIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  246. #define IP8_15_12 FM(SD0_DAT2) FM(NFDATA12) FM(SCL2_C) FM(HRTS1_N_B) F_(0, 0) FM(BPFCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  247. #define IP8_19_16 FM(SD0_DAT3) FM(NFDATA13) FM(SDA1_C) FM(SCL2_E) FM(SPEEDIN_C) FM(REMOCON_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  248. #define IP8_23_20 FM(SD1_CLK) FM(NFDATA14_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  249. #define IP8_27_24 FM(SD1_CMD) FM(NFDATA15_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  250. #define IP8_31_28 FM(SD1_DAT0) FM(NFWP_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  251. #define IP9_3_0 FM(SD1_DAT1) FM(NFCE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  252. #define IP9_7_4 FM(SD1_DAT2) FM(NFALE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  253. #define IP9_11_8 FM(SD1_DAT3) FM(NFRB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  254. #define IP9_15_12 FM(SD3_CLK) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  255. #define IP9_19_16 FM(SD3_CMD) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  256. #define IP9_23_20 FM(SD3_DAT0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  257. #define IP9_27_24 FM(SD3_DAT1) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  258. #define IP9_31_28 FM(SD3_DAT2) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  259. #define IP10_3_0 FM(SD3_DAT3) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  260. #define IP10_7_4 FM(SD3_DAT4) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  261. #define IP10_11_8 FM(SD3_DAT5) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  262. #define IP10_15_12 FM(SD3_DAT6) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  263. #define IP10_19_16 FM(SD3_DAT7) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  264. #define IP10_23_20 FM(SD3_DS) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  265. #define IP10_27_24 FM(SD0_CD) FM(NFALE_A) FM(SD3_CD) FM(RIF0_CLK_B) FM(SCL2_B) FM(TCLK1_A) FM(SSI_SCK2_B) FM(TS_SCK0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  266. #define IP10_31_28 FM(SD0_WP) FM(NFRB_N_A) FM(SD3_WP) FM(RIF0_D0_B) FM(SDA2_B) FM(TCLK2_A) FM(SSI_WS2_B) FM(TS_SDAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  267. #define IP11_3_0 FM(SD1_CD) FM(NFCE_N_A) FM(SSI_SCK1) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  268. #define IP11_7_4 FM(SD1_WP) FM(NFWP_N_A) FM(SSI_WS1) FM(RIF0_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  269. #define IP11_11_8 FM(RX0_A) FM(HRX1_A) FM(SSI_SCK2_A) FM(RIF1_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  270. #define IP11_15_12 FM(TX0_A) FM(HTX1_A) FM(SSI_WS2_A) FM(RIF1_D0) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  271. #define IP11_19_16 FM(CTS0_N_A) FM(NFDATA14_A) FM(AUDIO_CLKOUT_A) FM(RIF1_D1) FM(SCIF_CLK_A) FM(FMCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  272. #define IP11_23_20 FM(RTS0_N_TANS_A) FM(NFDATA15_A) FM(AUDIO_CLKOUT1_A) FM(RIF1_CLK) FM(SCL2_A) FM(FMIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  273. #define IP11_27_24 FM(SCK0_A) FM(HSCK1_A) FM(USB3HS0_ID) FM(RTS1_N_TANS) FM(SDA2_A) FM(FMCLK_C) F_(0, 0) F_(0, 0) FM(USB1_ID) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  274. #define IP11_31_28 FM(RX1) FM(HRX2_B) FM(SSI_SCK9_B) FM(AUDIO_CLKOUT1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  275. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */
  276. #define IP12_3_0 FM(TX1) FM(HTX2_B) FM(SSI_WS9_B) FM(AUDIO_CLKOUT3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  277. #define IP12_7_4 FM(SCK2_A) FM(HSCK0_A) FM(AUDIO_CLKB_A) FM(CTS1_N) FM(RIF0_CLK_A) FM(REMOCON_A) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  278. #define IP12_11_8 FM(TX2_A) FM(HRX0_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) FM(SCL1_A) F_(0, 0) FM(FSO_CFE_0_N_A) FM(TS_SDEN1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  279. #define IP12_15_12 FM(RX2_A) FM(HTX0_A) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(SDA1_A) F_(0, 0) FM(FSO_CFE_1_N_A) FM(TS_SPSYNC1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  280. #define IP12_19_16 FM(MSIOF0_SCK) F_(0, 0) FM(SSI_SCK78) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  281. #define IP12_23_20 FM(MSIOF0_RXD) F_(0, 0) FM(SSI_WS78) F_(0, 0) F_(0, 0) FM(TX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  282. #define IP12_27_24 FM(MSIOF0_TXD) F_(0, 0) FM(SSI_SDATA7) F_(0, 0) F_(0, 0) FM(RX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  283. #define IP12_31_28 FM(MSIOF0_SYNC) FM(AUDIO_CLKOUT_B) FM(SSI_SDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  284. #define IP13_3_0 FM(MSIOF0_SS1) FM(HRX2_A) FM(SSI_SCK4) FM(HCTS0_N_A) FM(BPFCLK_C) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  285. #define IP13_7_4 FM(MSIOF0_SS2) FM(HTX2_A) FM(SSI_WS4) FM(HRTS0_N_A) FM(FMIN_C) FM(BPFCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  286. #define IP13_11_8 FM(SSI_SDATA9) F_(0, 0) FM(AUDIO_CLKC_A) FM(SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  287. #define IP13_15_12 FM(MLB_CLK) FM(RX0_B) F_(0, 0) FM(RIF0_D0_A) FM(SCL1_B) FM(TCLK1_B) F_(0, 0) F_(0, 0) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  288. #define IP13_19_16 FM(MLB_SIG) FM(SCK0_B) F_(0, 0) FM(RIF0_D1_A) FM(SDA1_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) FM(SIM0_D_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  289. #define IP13_23_20 FM(MLB_DAT) FM(TX0_B) F_(0, 0) FM(RIF0_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  290. #define IP13_27_24 FM(SSI_SCK01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  291. #define IP13_31_28 FM(SSI_WS01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  292. #define IP14_3_0 FM(SSI_SDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  293. #define IP14_7_4 FM(SSI_SDATA1) FM(AUDIO_CLKC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  294. #define IP14_11_8 FM(SSI_SDATA2) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  295. #define IP14_15_12 FM(SSI_SCK349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  296. #define IP14_19_16 FM(SSI_WS349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  297. #define IP14_23_20 FM(SSI_SDATA3) FM(AUDIO_CLKOUT1_C) FM(AUDIO_CLKB_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  298. #define IP14_27_24 FM(SSI_SDATA4) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  299. #define IP14_31_28 FM(SSI_SCK5) FM(HRX0_B) F_(0, 0) FM(USB0_PWEN_B) FM(SCL2_D) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  300. #define IP15_3_0 FM(SSI_WS5) FM(HTX0_B) F_(0, 0) FM(USB0_OVC_B) FM(SDA2_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  301. #define IP15_7_4 FM(SSI_SDATA5) FM(HSCK0_B) FM(AUDIO_CLKB_C) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  302. #define IP15_11_8 FM(SSI_SCK6) FM(HSCK2_A) FM(AUDIO_CLKC_C) FM(TPU0TO1) F_(0, 0) F_(0, 0) FM(FSO_CFE_0_N_B) F_(0, 0) FM(SIM0_RST_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  303. #define IP15_15_12 FM(SSI_WS6) FM(HCTS2_N_A) FM(AUDIO_CLKOUT2_C) FM(TPU0TO2) FM(SDA1_D) F_(0, 0) FM(FSO_CFE_1_N_B) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  304. #define IP15_19_16 FM(SSI_SDATA6) FM(HRTS2_N_A) FM(AUDIO_CLKOUT3_C) FM(TPU0TO3) FM(SCL1_D) F_(0, 0) FM(FSO_TOE_N_B) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  305. #define IP15_23_20 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  306. #define IP15_27_24 FM(USB30_PWEN) FM(USB0_PWEN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  307. #define IP15_31_28 FM(USB30_OVC) FM(USB0_OVC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  308. #define PINMUX_GPSR \
  309. \
  310. \
  311. \
  312. \
  313. \
  314. \
  315. \
  316. GPSR2_25 \
  317. GPSR2_24 \
  318. GPSR2_23 \
  319. GPSR1_22 GPSR2_22 \
  320. GPSR1_21 GPSR2_21 \
  321. GPSR1_20 GPSR2_20 \
  322. GPSR1_19 GPSR2_19 GPSR5_19 \
  323. GPSR1_18 GPSR2_18 GPSR5_18 \
  324. GPSR0_17 GPSR1_17 GPSR2_17 GPSR5_17 GPSR6_17 \
  325. GPSR0_16 GPSR1_16 GPSR2_16 GPSR5_16 GPSR6_16 \
  326. GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR5_15 GPSR6_15 \
  327. GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 GPSR6_14 \
  328. GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 GPSR6_13 \
  329. GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 GPSR6_12 \
  330. GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 GPSR6_11 \
  331. GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
  332. GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
  333. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
  334. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
  335. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
  336. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
  337. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
  338. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \
  339. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \
  340. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \
  341. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0
  342. #define PINMUX_IPSR \
  343. \
  344. FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
  345. FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
  346. FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
  347. FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
  348. FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
  349. FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
  350. FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
  351. FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
  352. \
  353. FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
  354. FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
  355. FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
  356. FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
  357. FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
  358. FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
  359. FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
  360. FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
  361. \
  362. FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
  363. FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
  364. FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
  365. FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
  366. FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
  367. FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
  368. FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
  369. FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
  370. \
  371. FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
  372. FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
  373. FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
  374. FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
  375. FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
  376. FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
  377. FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
  378. FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28
  379. /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  380. #define MOD_SEL0_30_29 FM(SEL_ADGB_0) FM(SEL_ADGB_1) FM(SEL_ADGB_2) F_(0, 0)
  381. #define MOD_SEL0_28 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1)
  382. #define MOD_SEL0_27_26 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) F_(0, 0)
  383. #define MOD_SEL0_25 FM(SEL_FSO_0) FM(SEL_FSO_1)
  384. #define MOD_SEL0_24 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1)
  385. #define MOD_SEL0_23 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
  386. #define MOD_SEL0_22 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
  387. #define MOD_SEL0_21_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1) FM(SEL_I2C1_2) FM(SEL_I2C1_3) FM(SEL_I2C1_4) F_(0, 0) F_(0, 0) F_(0, 0)
  388. #define MOD_SEL0_19_18_17 FM(SEL_I2C2_0) FM(SEL_I2C2_1) FM(SEL_I2C2_2) FM(SEL_I2C2_3) FM(SEL_I2C2_4) F_(0, 0) F_(0, 0) F_(0, 0)
  389. #define MOD_SEL0_16 FM(SEL_NDFC_0) FM(SEL_NDFC_1)
  390. #define MOD_SEL0_15 FM(SEL_PWM0_0) FM(SEL_PWM0_1)
  391. #define MOD_SEL0_14 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
  392. #define MOD_SEL0_13_12 FM(SEL_PWM2_0) FM(SEL_PWM2_1) FM(SEL_PWM2_2) F_(0, 0)
  393. #define MOD_SEL0_11_10 FM(SEL_PWM3_0) FM(SEL_PWM3_1) FM(SEL_PWM3_2) F_(0, 0)
  394. #define MOD_SEL0_9 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
  395. #define MOD_SEL0_8 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
  396. #define MOD_SEL0_7 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
  397. #define MOD_SEL0_6_5 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1) FM(SEL_REMOCON_2) F_(0, 0)
  398. #define MOD_SEL0_4 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
  399. #define MOD_SEL0_3 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1)
  400. #define MOD_SEL0_2 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
  401. #define MOD_SEL0_1_0 FM(SEL_SPEED_PULSE_IF_0) FM(SEL_SPEED_PULSE_IF_1) FM(SEL_SPEED_PULSE_IF_2) F_(0, 0)
  402. /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  403. #define MOD_SEL1_31 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1)
  404. #define MOD_SEL1_30 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
  405. #define MOD_SEL1_29 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
  406. #define MOD_SEL1_28 FM(SEL_USB_20_CH0_0) FM(SEL_USB_20_CH0_1)
  407. #define MOD_SEL1_26 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
  408. #define MOD_SEL1_25 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
  409. #define MOD_SEL1_24_23_22 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3) FM(SEL_HSCIF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
  410. #define MOD_SEL1_21_20_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1) FM(SEL_HSCIF4_2) FM(SEL_HSCIF4_3) FM(SEL_HSCIF4_4) F_(0, 0) F_(0, 0) F_(0, 0)
  411. #define MOD_SEL1_18 FM(SEL_I2C6_0) FM(SEL_I2C6_1)
  412. #define MOD_SEL1_17 FM(SEL_I2C7_0) FM(SEL_I2C7_1)
  413. #define MOD_SEL1_16 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1)
  414. #define MOD_SEL1_15 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1)
  415. #define MOD_SEL1_14_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1) FM(SEL_SCIF3_2) F_(0, 0)
  416. #define MOD_SEL1_12_11 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
  417. #define MOD_SEL1_10_9 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1) FM(SEL_SCIF5_2) F_(0, 0)
  418. #define MOD_SEL1_8 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
  419. #define MOD_SEL1_7 FM(SEL_VIN5_0) FM(SEL_VIN5_1)
  420. #define MOD_SEL1_6_5 FM(SEL_ADGC_0) FM(SEL_ADGC_1) FM(SEL_ADGC_2) F_(0, 0)
  421. #define MOD_SEL1_4 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
  422. #define PINMUX_MOD_SELS \
  423. \
  424. MOD_SEL1_31 \
  425. MOD_SEL0_30_29 MOD_SEL1_30 \
  426. MOD_SEL1_29 \
  427. MOD_SEL0_28 MOD_SEL1_28 \
  428. MOD_SEL0_27_26 \
  429. MOD_SEL1_26 \
  430. MOD_SEL0_25 MOD_SEL1_25 \
  431. MOD_SEL0_24 MOD_SEL1_24_23_22 \
  432. MOD_SEL0_23 \
  433. MOD_SEL0_22 \
  434. MOD_SEL0_21_20 MOD_SEL1_21_20_19 \
  435. MOD_SEL0_19_18_17 MOD_SEL1_18 \
  436. MOD_SEL1_17 \
  437. MOD_SEL0_16 MOD_SEL1_16 \
  438. MOD_SEL0_15 MOD_SEL1_15 \
  439. MOD_SEL0_14 MOD_SEL1_14_13 \
  440. MOD_SEL0_13_12 \
  441. MOD_SEL1_12_11 \
  442. MOD_SEL0_11_10 \
  443. MOD_SEL1_10_9 \
  444. MOD_SEL0_9 \
  445. MOD_SEL0_8 MOD_SEL1_8 \
  446. MOD_SEL0_7 MOD_SEL1_7 \
  447. MOD_SEL0_6_5 MOD_SEL1_6_5 \
  448. MOD_SEL0_4 MOD_SEL1_4 \
  449. MOD_SEL0_3 \
  450. MOD_SEL0_2 \
  451. MOD_SEL0_1_0
  452. /*
  453. * These pins are not able to be muxed but have other properties
  454. * that can be set, such as pull-up/pull-down enable.
  455. */
  456. #define PINMUX_STATIC \
  457. FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) \
  458. FM(AVB_TD3) \
  459. FM(PRESETOUT_N) FM(FSCLKST_N) FM(TRST_N) FM(TCK) FM(TMS) FM(TDI) \
  460. FM(ASEBRK) \
  461. FM(MLB_REF)
  462. enum {
  463. PINMUX_RESERVED = 0,
  464. PINMUX_DATA_BEGIN,
  465. GP_ALL(DATA),
  466. PINMUX_DATA_END,
  467. #define F_(x, y)
  468. #define FM(x) FN_##x,
  469. PINMUX_FUNCTION_BEGIN,
  470. GP_ALL(FN),
  471. PINMUX_GPSR
  472. PINMUX_IPSR
  473. PINMUX_MOD_SELS
  474. PINMUX_FUNCTION_END,
  475. #undef F_
  476. #undef FM
  477. #define F_(x, y)
  478. #define FM(x) x##_MARK,
  479. PINMUX_MARK_BEGIN,
  480. PINMUX_GPSR
  481. PINMUX_IPSR
  482. PINMUX_MOD_SELS
  483. PINMUX_STATIC
  484. PINMUX_MARK_END,
  485. #undef F_
  486. #undef FM
  487. };
  488. static const u16 pinmux_data[] = {
  489. PINMUX_DATA_GP_ALL(),
  490. PINMUX_SINGLE(CLKOUT),
  491. PINMUX_SINGLE(AVB_PHY_INT),
  492. PINMUX_SINGLE(AVB_RD3),
  493. PINMUX_SINGLE(AVB_RXC),
  494. PINMUX_SINGLE(AVB_RX_CTL),
  495. PINMUX_SINGLE(QSPI0_SSL),
  496. /* IPSR0 */
  497. PINMUX_IPSR_GPSR(IP0_3_0, QSPI0_SPCLK),
  498. PINMUX_IPSR_MSEL(IP0_3_0, HSCK4_A, SEL_HSCIF4_0),
  499. PINMUX_IPSR_GPSR(IP0_7_4, QSPI0_MOSI_IO0),
  500. PINMUX_IPSR_MSEL(IP0_7_4, HCTS4_N_A, SEL_HSCIF4_0),
  501. PINMUX_IPSR_GPSR(IP0_11_8, QSPI0_MISO_IO1),
  502. PINMUX_IPSR_MSEL(IP0_11_8, HRTS4_N_A, SEL_HSCIF4_0),
  503. PINMUX_IPSR_GPSR(IP0_15_12, QSPI0_IO2),
  504. PINMUX_IPSR_GPSR(IP0_15_12, HTX4_A),
  505. PINMUX_IPSR_GPSR(IP0_19_16, QSPI0_IO3),
  506. PINMUX_IPSR_MSEL(IP0_19_16, HRX4_A, SEL_HSCIF4_0),
  507. PINMUX_IPSR_GPSR(IP0_23_20, QSPI1_SPCLK),
  508. PINMUX_IPSR_MSEL(IP0_23_20, RIF2_CLK_A, SEL_DRIF2_0),
  509. PINMUX_IPSR_MSEL(IP0_23_20, HSCK4_B, SEL_HSCIF4_1),
  510. PINMUX_IPSR_MSEL(IP0_23_20, VI4_DATA0_A, SEL_VIN4_0),
  511. PINMUX_IPSR_GPSR(IP0_27_24, QSPI1_MOSI_IO0),
  512. PINMUX_IPSR_MSEL(IP0_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
  513. PINMUX_IPSR_GPSR(IP0_27_24, HTX4_B),
  514. PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA1_A, SEL_VIN4_0),
  515. PINMUX_IPSR_GPSR(IP0_31_28, QSPI1_MISO_IO1),
  516. PINMUX_IPSR_MSEL(IP0_31_28, RIF2_D0_A, SEL_DRIF2_0),
  517. PINMUX_IPSR_MSEL(IP0_31_28, HRX4_B, SEL_HSCIF4_1),
  518. PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA2_A, SEL_VIN4_0),
  519. /* IPSR1 */
  520. PINMUX_IPSR_GPSR(IP1_3_0, QSPI1_IO2),
  521. PINMUX_IPSR_MSEL(IP1_3_0, RIF2_D1_A, SEL_DRIF2_0),
  522. PINMUX_IPSR_GPSR(IP1_3_0, HTX3_C),
  523. PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA3_A, SEL_VIN4_0),
  524. PINMUX_IPSR_GPSR(IP1_7_4, QSPI1_IO3),
  525. PINMUX_IPSR_MSEL(IP1_7_4, RIF3_CLK_A, SEL_DRIF3_0),
  526. PINMUX_IPSR_MSEL(IP1_7_4, HRX3_C, SEL_HSCIF3_2),
  527. PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA4_A, SEL_VIN4_0),
  528. PINMUX_IPSR_GPSR(IP1_11_8, QSPI1_SSL),
  529. PINMUX_IPSR_MSEL(IP1_11_8, RIF3_SYNC_A, SEL_DRIF3_0),
  530. PINMUX_IPSR_MSEL(IP1_11_8, HSCK3_C, SEL_HSCIF3_2),
  531. PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA5_A, SEL_VIN4_0),
  532. PINMUX_IPSR_GPSR(IP1_15_12, RPC_INT_N),
  533. PINMUX_IPSR_MSEL(IP1_15_12, RIF3_D0_A, SEL_DRIF3_0),
  534. PINMUX_IPSR_MSEL(IP1_15_12, HCTS3_N_C, SEL_HSCIF3_2),
  535. PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA6_A, SEL_VIN4_0),
  536. PINMUX_IPSR_GPSR(IP1_19_16, RPC_RESET_N),
  537. PINMUX_IPSR_MSEL(IP1_19_16, RIF3_D1_A, SEL_DRIF3_0),
  538. PINMUX_IPSR_MSEL(IP1_19_16, HRTS3_N_C, SEL_HSCIF3_2),
  539. PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA7_A, SEL_VIN4_0),
  540. PINMUX_IPSR_GPSR(IP1_23_20, AVB_RD0),
  541. PINMUX_IPSR_GPSR(IP1_27_24, AVB_RD1),
  542. PINMUX_IPSR_GPSR(IP1_31_28, AVB_RD2),
  543. /* IPSR2 */
  544. PINMUX_IPSR_GPSR(IP2_3_0, AVB_TXCREFCLK),
  545. PINMUX_IPSR_GPSR(IP2_7_4, AVB_MDIO),
  546. PINMUX_IPSR_GPSR(IP2_11_8, AVB_MDC),
  547. PINMUX_IPSR_GPSR(IP2_15_12, BS_N),
  548. PINMUX_IPSR_MSEL(IP2_15_12, PWM0_A, SEL_PWM0_0),
  549. PINMUX_IPSR_GPSR(IP2_15_12, AVB_MAGIC),
  550. PINMUX_IPSR_GPSR(IP2_15_12, VI4_CLK),
  551. PINMUX_IPSR_GPSR(IP2_15_12, TX3_C),
  552. PINMUX_IPSR_MSEL(IP2_15_12, VI5_CLK_B, SEL_VIN5_1),
  553. PINMUX_IPSR_GPSR(IP2_19_16, RD_N),
  554. PINMUX_IPSR_MSEL(IP2_19_16, PWM1_A, SEL_PWM1_0),
  555. PINMUX_IPSR_GPSR(IP2_19_16, AVB_LINK),
  556. PINMUX_IPSR_GPSR(IP2_19_16, VI4_FIELD),
  557. PINMUX_IPSR_MSEL(IP2_19_16, RX3_C, SEL_SCIF3_2),
  558. PINMUX_IPSR_GPSR(IP2_19_16, FSCLKST2_N_A),
  559. PINMUX_IPSR_MSEL(IP2_19_16, VI5_DATA0_B, SEL_VIN5_1),
  560. PINMUX_IPSR_GPSR(IP2_23_20, RD_WR_N),
  561. PINMUX_IPSR_MSEL(IP2_23_20, SCL7_A, SEL_I2C7_0),
  562. PINMUX_IPSR_GPSR(IP2_23_20, AVB_AVTP_MATCH_A),
  563. PINMUX_IPSR_GPSR(IP2_23_20, VI4_VSYNC_N),
  564. PINMUX_IPSR_GPSR(IP2_23_20, TX5_B),
  565. PINMUX_IPSR_MSEL(IP2_23_20, SCK3_C, SEL_SCIF3_2),
  566. PINMUX_IPSR_MSEL(IP2_23_20, PWM5_A, SEL_PWM5_0),
  567. PINMUX_IPSR_GPSR(IP2_27_24, EX_WAIT0),
  568. PINMUX_IPSR_MSEL(IP2_27_24, SDA7_A, SEL_I2C7_0),
  569. PINMUX_IPSR_GPSR(IP2_27_24, AVB_AVTP_CAPTURE_A),
  570. PINMUX_IPSR_GPSR(IP2_27_24, VI4_HSYNC_N),
  571. PINMUX_IPSR_MSEL(IP2_27_24, RX5_B, SEL_SCIF5_1),
  572. PINMUX_IPSR_MSEL(IP2_27_24, PWM6_A, SEL_PWM6_0),
  573. PINMUX_IPSR_GPSR(IP2_31_28, A0),
  574. PINMUX_IPSR_GPSR(IP2_31_28, IRQ0),
  575. PINMUX_IPSR_MSEL(IP2_31_28, PWM2_A, SEL_PWM2_0),
  576. PINMUX_IPSR_MSEL(IP2_31_28, MSIOF3_SS1_B, SEL_MSIOF3_1),
  577. PINMUX_IPSR_MSEL(IP2_31_28, VI5_CLK_A, SEL_VIN5_0),
  578. PINMUX_IPSR_GPSR(IP2_31_28, DU_CDE),
  579. PINMUX_IPSR_MSEL(IP2_31_28, HRX3_D, SEL_HSCIF3_3),
  580. PINMUX_IPSR_GPSR(IP2_31_28, IERX),
  581. PINMUX_IPSR_GPSR(IP2_31_28, QSTB_QHE),
  582. /* IPSR3 */
  583. PINMUX_IPSR_GPSR(IP3_3_0, A1),
  584. PINMUX_IPSR_GPSR(IP3_3_0, IRQ1),
  585. PINMUX_IPSR_MSEL(IP3_3_0, PWM3_A, SEL_PWM3_0),
  586. PINMUX_IPSR_GPSR(IP3_3_0, DU_DOTCLKIN1),
  587. PINMUX_IPSR_MSEL(IP3_3_0, VI5_DATA0_A, SEL_VIN5_0),
  588. PINMUX_IPSR_GPSR(IP3_3_0, DU_DISP_CDE),
  589. PINMUX_IPSR_MSEL(IP3_3_0, SDA6_B, SEL_I2C6_1),
  590. PINMUX_IPSR_GPSR(IP3_3_0, IETX),
  591. PINMUX_IPSR_GPSR(IP3_3_0, QCPV_QDE),
  592. PINMUX_IPSR_GPSR(IP3_7_4, A2),
  593. PINMUX_IPSR_GPSR(IP3_7_4, IRQ2),
  594. PINMUX_IPSR_GPSR(IP3_7_4, AVB_AVTP_PPS),
  595. PINMUX_IPSR_GPSR(IP3_7_4, VI4_CLKENB),
  596. PINMUX_IPSR_MSEL(IP3_7_4, VI5_DATA1_A, SEL_VIN5_0),
  597. PINMUX_IPSR_GPSR(IP3_7_4, DU_DISP),
  598. PINMUX_IPSR_MSEL(IP3_7_4, SCL6_B, SEL_I2C6_1),
  599. PINMUX_IPSR_GPSR(IP3_7_4, QSTVB_QVE),
  600. PINMUX_IPSR_GPSR(IP3_11_8, A3),
  601. PINMUX_IPSR_MSEL(IP3_11_8, CTS4_N_A, SEL_SCIF4_0),
  602. PINMUX_IPSR_MSEL(IP3_11_8, PWM4_A, SEL_PWM4_0),
  603. PINMUX_IPSR_GPSR(IP3_11_8, VI4_DATA12),
  604. PINMUX_IPSR_GPSR(IP3_11_8, DU_DOTCLKOUT0),
  605. PINMUX_IPSR_GPSR(IP3_11_8, HTX3_D),
  606. PINMUX_IPSR_GPSR(IP3_11_8, IECLK),
  607. PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT12),
  608. PINMUX_IPSR_GPSR(IP3_15_12, A4),
  609. PINMUX_IPSR_MSEL(IP3_15_12, RTS4_N_TANS_A, SEL_SCIF4_0),
  610. PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SYNC_B, SEL_MSIOF3_1),
  611. PINMUX_IPSR_GPSR(IP3_15_12, VI4_DATA8),
  612. PINMUX_IPSR_MSEL(IP3_15_12, PWM2_B, SEL_PWM2_1),
  613. PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
  614. PINMUX_IPSR_MSEL(IP3_15_12, RIF2_CLK_B, SEL_DRIF2_1),
  615. PINMUX_IPSR_GPSR(IP3_19_16, A5),
  616. PINMUX_IPSR_MSEL(IP3_19_16, SCK4_A, SEL_SCIF4_0),
  617. PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SCK_B, SEL_MSIOF3_1),
  618. PINMUX_IPSR_GPSR(IP3_19_16, VI4_DATA9),
  619. PINMUX_IPSR_MSEL(IP3_19_16, PWM3_B, SEL_PWM3_1),
  620. PINMUX_IPSR_MSEL(IP3_19_16, RIF2_SYNC_B, SEL_DRIF2_1),
  621. PINMUX_IPSR_GPSR(IP3_19_16, QPOLA),
  622. PINMUX_IPSR_GPSR(IP3_23_20, A6),
  623. PINMUX_IPSR_MSEL(IP3_23_20, RX4_A, SEL_SCIF4_0),
  624. PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_B, SEL_MSIOF3_1),
  625. PINMUX_IPSR_GPSR(IP3_23_20, VI4_DATA10),
  626. PINMUX_IPSR_MSEL(IP3_23_20, RIF2_D0_B, SEL_DRIF2_1),
  627. PINMUX_IPSR_GPSR(IP3_27_24, A7),
  628. PINMUX_IPSR_GPSR(IP3_27_24, TX4_A),
  629. PINMUX_IPSR_GPSR(IP3_27_24, MSIOF3_TXD_B),
  630. PINMUX_IPSR_GPSR(IP3_27_24, VI4_DATA11),
  631. PINMUX_IPSR_MSEL(IP3_27_24, RIF2_D1_B, SEL_DRIF2_1),
  632. PINMUX_IPSR_GPSR(IP3_31_28, A8),
  633. PINMUX_IPSR_MSEL(IP3_31_28, SDA6_A, SEL_I2C6_0),
  634. PINMUX_IPSR_MSEL(IP3_31_28, RX3_B, SEL_SCIF3_1),
  635. PINMUX_IPSR_MSEL(IP3_31_28, HRX4_C, SEL_HSCIF4_2),
  636. PINMUX_IPSR_MSEL(IP3_31_28, VI5_HSYNC_N_A, SEL_VIN5_0),
  637. PINMUX_IPSR_GPSR(IP3_31_28, DU_HSYNC),
  638. PINMUX_IPSR_MSEL(IP3_31_28, VI4_DATA0_B, SEL_VIN4_1),
  639. PINMUX_IPSR_GPSR(IP3_31_28, QSTH_QHS),
  640. /* IPSR4 */
  641. PINMUX_IPSR_GPSR(IP4_3_0, A9),
  642. PINMUX_IPSR_GPSR(IP4_3_0, TX5_A),
  643. PINMUX_IPSR_GPSR(IP4_3_0, IRQ3),
  644. PINMUX_IPSR_GPSR(IP4_3_0, VI4_DATA16),
  645. PINMUX_IPSR_MSEL(IP4_3_0, VI5_VSYNC_N_A, SEL_VIN5_0),
  646. PINMUX_IPSR_GPSR(IP4_3_0, DU_DG7),
  647. PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT15),
  648. PINMUX_IPSR_GPSR(IP4_7_4, A10),
  649. PINMUX_IPSR_GPSR(IP4_7_4, IRQ4),
  650. PINMUX_IPSR_MSEL(IP4_7_4, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  651. PINMUX_IPSR_GPSR(IP4_7_4, VI4_DATA13),
  652. PINMUX_IPSR_MSEL(IP4_7_4, VI5_FIELD_A, SEL_VIN5_0),
  653. PINMUX_IPSR_GPSR(IP4_7_4, DU_DG5),
  654. PINMUX_IPSR_GPSR(IP4_7_4, FSCLKST2_N_B),
  655. PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT13),
  656. PINMUX_IPSR_GPSR(IP4_11_8, A11),
  657. PINMUX_IPSR_MSEL(IP4_11_8, SCL6_A, SEL_I2C6_0),
  658. PINMUX_IPSR_GPSR(IP4_11_8, TX3_B),
  659. PINMUX_IPSR_GPSR(IP4_11_8, HTX4_C),
  660. PINMUX_IPSR_GPSR(IP4_11_8, DU_VSYNC),
  661. PINMUX_IPSR_MSEL(IP4_11_8, VI4_DATA1_B, SEL_VIN4_1),
  662. PINMUX_IPSR_GPSR(IP4_11_8, QSTVA_QVS),
  663. PINMUX_IPSR_GPSR(IP4_15_12, A12),
  664. PINMUX_IPSR_MSEL(IP4_15_12, RX5_A, SEL_SCIF5_0),
  665. PINMUX_IPSR_GPSR(IP4_15_12, MSIOF2_SS2_B),
  666. PINMUX_IPSR_GPSR(IP4_15_12, VI4_DATA17),
  667. PINMUX_IPSR_MSEL(IP4_15_12, VI5_DATA3_A, SEL_VIN5_0),
  668. PINMUX_IPSR_GPSR(IP4_15_12, DU_DG6),
  669. PINMUX_IPSR_GPSR(IP4_15_12, LCDOUT14),
  670. PINMUX_IPSR_GPSR(IP4_19_16, A13),
  671. PINMUX_IPSR_MSEL(IP4_19_16, SCK5_A, SEL_SCIF5_0),
  672. PINMUX_IPSR_MSEL(IP4_19_16, MSIOF2_SCK_B, SEL_MSIOF2_1),
  673. PINMUX_IPSR_GPSR(IP4_19_16, VI4_DATA14),
  674. PINMUX_IPSR_MSEL(IP4_19_16, HRX4_D, SEL_HSCIF4_3),
  675. PINMUX_IPSR_GPSR(IP4_19_16, DU_DB2),
  676. PINMUX_IPSR_GPSR(IP4_19_16, LCDOUT2),
  677. PINMUX_IPSR_GPSR(IP4_23_20, A14),
  678. PINMUX_IPSR_GPSR(IP4_23_20, MSIOF1_SS1),
  679. PINMUX_IPSR_MSEL(IP4_23_20, MSIOF2_RXD_B, SEL_MSIOF2_1),
  680. PINMUX_IPSR_GPSR(IP4_23_20, VI4_DATA15),
  681. PINMUX_IPSR_GPSR(IP4_23_20, HTX4_D),
  682. PINMUX_IPSR_GPSR(IP4_23_20, DU_DB3),
  683. PINMUX_IPSR_GPSR(IP4_23_20, LCDOUT3),
  684. PINMUX_IPSR_GPSR(IP4_27_24, A15),
  685. PINMUX_IPSR_GPSR(IP4_27_24, MSIOF1_SS2),
  686. PINMUX_IPSR_GPSR(IP4_27_24, MSIOF2_TXD_B),
  687. PINMUX_IPSR_GPSR(IP4_27_24, VI4_DATA18),
  688. PINMUX_IPSR_MSEL(IP4_27_24, VI5_DATA4_A, SEL_VIN5_0),
  689. PINMUX_IPSR_GPSR(IP4_27_24, DU_DB4),
  690. PINMUX_IPSR_GPSR(IP4_27_24, LCDOUT4),
  691. PINMUX_IPSR_GPSR(IP4_31_28, A16),
  692. PINMUX_IPSR_GPSR(IP4_31_28, MSIOF1_SYNC),
  693. PINMUX_IPSR_GPSR(IP4_31_28, MSIOF2_SS1_B),
  694. PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA19),
  695. PINMUX_IPSR_MSEL(IP4_31_28, VI5_DATA5_A, SEL_VIN5_0),
  696. PINMUX_IPSR_GPSR(IP4_31_28, DU_DB5),
  697. PINMUX_IPSR_GPSR(IP4_31_28, LCDOUT5),
  698. /* IPSR5 */
  699. PINMUX_IPSR_GPSR(IP5_3_0, A17),
  700. PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD),
  701. PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA20),
  702. PINMUX_IPSR_MSEL(IP5_3_0, VI5_DATA6_A, SEL_VIN5_0),
  703. PINMUX_IPSR_GPSR(IP5_3_0, DU_DB6),
  704. PINMUX_IPSR_GPSR(IP5_3_0, LCDOUT6),
  705. PINMUX_IPSR_GPSR(IP5_7_4, A18),
  706. PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD),
  707. PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA21),
  708. PINMUX_IPSR_MSEL(IP5_7_4, VI5_DATA7_A, SEL_VIN5_0),
  709. PINMUX_IPSR_GPSR(IP5_7_4, DU_DB0),
  710. PINMUX_IPSR_MSEL(IP5_7_4, HRX4_E, SEL_HSCIF4_4),
  711. PINMUX_IPSR_GPSR(IP5_7_4, LCDOUT0),
  712. PINMUX_IPSR_GPSR(IP5_11_8, A19),
  713. PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK),
  714. PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA22),
  715. PINMUX_IPSR_MSEL(IP5_11_8, VI5_DATA2_A, SEL_VIN5_0),
  716. PINMUX_IPSR_GPSR(IP5_11_8, DU_DB1),
  717. PINMUX_IPSR_GPSR(IP5_11_8, HTX4_E),
  718. PINMUX_IPSR_GPSR(IP5_11_8, LCDOUT1),
  719. PINMUX_IPSR_GPSR(IP5_15_12, CS0_N),
  720. PINMUX_IPSR_GPSR(IP5_15_12, SCL5),
  721. PINMUX_IPSR_GPSR(IP5_15_12, DU_DR0),
  722. PINMUX_IPSR_MSEL(IP5_15_12, VI4_DATA2_B, SEL_VIN4_1),
  723. PINMUX_IPSR_GPSR(IP5_15_12, LCDOUT16),
  724. PINMUX_IPSR_GPSR(IP5_19_16, WE0_N),
  725. PINMUX_IPSR_GPSR(IP5_19_16, SDA5),
  726. PINMUX_IPSR_GPSR(IP5_19_16, DU_DR1),
  727. PINMUX_IPSR_MSEL(IP5_19_16, VI4_DATA3_B, SEL_VIN4_1),
  728. PINMUX_IPSR_GPSR(IP5_19_16, LCDOUT17),
  729. PINMUX_IPSR_GPSR(IP5_23_20, D0),
  730. PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0),
  731. PINMUX_IPSR_GPSR(IP5_23_20, DU_DR2),
  732. PINMUX_IPSR_MSEL(IP5_23_20, CTS4_N_C, SEL_SCIF4_2),
  733. PINMUX_IPSR_GPSR(IP5_23_20, LCDOUT18),
  734. PINMUX_IPSR_GPSR(IP5_27_24, D1),
  735. PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_SYNC_A, SEL_MSIOF3_0),
  736. PINMUX_IPSR_MSEL(IP5_27_24, SCK3_A, SEL_SCIF3_0),
  737. PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA23),
  738. PINMUX_IPSR_MSEL(IP5_27_24, VI5_CLKENB_A, SEL_VIN5_0),
  739. PINMUX_IPSR_GPSR(IP5_27_24, DU_DB7),
  740. PINMUX_IPSR_MSEL(IP5_27_24, RTS4_N_TANS_C, SEL_SCIF4_2),
  741. PINMUX_IPSR_GPSR(IP5_27_24, LCDOUT7),
  742. PINMUX_IPSR_GPSR(IP5_31_28, D2),
  743. PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_RXD_A, SEL_MSIOF3_0),
  744. PINMUX_IPSR_MSEL(IP5_31_28, RX5_C, SEL_SCIF5_2),
  745. PINMUX_IPSR_MSEL(IP5_31_28, VI5_DATA14_A, SEL_VIN5_0),
  746. PINMUX_IPSR_GPSR(IP5_31_28, DU_DR3),
  747. PINMUX_IPSR_MSEL(IP5_31_28, RX4_C, SEL_SCIF4_2),
  748. PINMUX_IPSR_GPSR(IP5_31_28, LCDOUT19),
  749. /* IPSR6 */
  750. PINMUX_IPSR_GPSR(IP6_3_0, D3),
  751. PINMUX_IPSR_GPSR(IP6_3_0, MSIOF3_TXD_A),
  752. PINMUX_IPSR_GPSR(IP6_3_0, TX5_C),
  753. PINMUX_IPSR_MSEL(IP6_3_0, VI5_DATA15_A, SEL_VIN5_0),
  754. PINMUX_IPSR_GPSR(IP6_3_0, DU_DR4),
  755. PINMUX_IPSR_GPSR(IP6_3_0, TX4_C),
  756. PINMUX_IPSR_GPSR(IP6_3_0, LCDOUT20),
  757. PINMUX_IPSR_GPSR(IP6_7_4, D4),
  758. PINMUX_IPSR_GPSR(IP6_7_4, CANFD1_TX),
  759. PINMUX_IPSR_MSEL(IP6_7_4, HSCK3_B, SEL_HSCIF3_1),
  760. PINMUX_IPSR_GPSR(IP6_7_4, CAN1_TX),
  761. PINMUX_IPSR_MSEL(IP6_7_4, RTS3_N_TANS_A, SEL_SCIF3_0),
  762. PINMUX_IPSR_GPSR(IP6_7_4, MSIOF3_SS2_A),
  763. PINMUX_IPSR_MSEL(IP6_7_4, VI5_DATA1_B, SEL_VIN5_1),
  764. PINMUX_IPSR_GPSR(IP6_11_8, D5),
  765. PINMUX_IPSR_MSEL(IP6_11_8, RX3_A, SEL_SCIF3_0),
  766. PINMUX_IPSR_MSEL(IP6_11_8, HRX3_B, SEL_HSCIF3_1),
  767. PINMUX_IPSR_GPSR(IP6_11_8, DU_DR5),
  768. PINMUX_IPSR_MSEL(IP6_11_8, VI4_DATA4_B, SEL_VIN4_1),
  769. PINMUX_IPSR_GPSR(IP6_11_8, LCDOUT21),
  770. PINMUX_IPSR_GPSR(IP6_15_12, D6),
  771. PINMUX_IPSR_GPSR(IP6_15_12, TX3_A),
  772. PINMUX_IPSR_GPSR(IP6_15_12, HTX3_B),
  773. PINMUX_IPSR_GPSR(IP6_15_12, DU_DR6),
  774. PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA5_B, SEL_VIN4_1),
  775. PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT22),
  776. PINMUX_IPSR_GPSR(IP6_19_16, D7),
  777. PINMUX_IPSR_GPSR(IP6_19_16, CANFD1_RX),
  778. PINMUX_IPSR_GPSR(IP6_19_16, IRQ5),
  779. PINMUX_IPSR_GPSR(IP6_19_16, CAN1_RX),
  780. PINMUX_IPSR_MSEL(IP6_19_16, CTS3_N_A, SEL_SCIF3_0),
  781. PINMUX_IPSR_MSEL(IP6_19_16, VI5_DATA2_B, SEL_VIN5_1),
  782. PINMUX_IPSR_GPSR(IP6_23_20, D8),
  783. PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_SCK_A, SEL_MSIOF2_0),
  784. PINMUX_IPSR_MSEL(IP6_23_20, SCK4_B, SEL_SCIF4_1),
  785. PINMUX_IPSR_MSEL(IP6_23_20, VI5_DATA12_A, SEL_VIN5_0),
  786. PINMUX_IPSR_GPSR(IP6_23_20, DU_DR7),
  787. PINMUX_IPSR_MSEL(IP6_23_20, RIF3_CLK_B, SEL_DRIF3_1),
  788. PINMUX_IPSR_MSEL(IP6_23_20, HCTS3_N_E, SEL_HSCIF3_4),
  789. PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT23),
  790. PINMUX_IPSR_GPSR(IP6_27_24, D9),
  791. PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  792. PINMUX_IPSR_MSEL(IP6_27_24, VI5_DATA10_A, SEL_VIN5_0),
  793. PINMUX_IPSR_GPSR(IP6_27_24, DU_DG0),
  794. PINMUX_IPSR_MSEL(IP6_27_24, RIF3_SYNC_B, SEL_DRIF3_1),
  795. PINMUX_IPSR_MSEL(IP6_27_24, HRX3_E, SEL_HSCIF3_4),
  796. PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT8),
  797. PINMUX_IPSR_GPSR(IP6_31_28, D10),
  798. PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_RXD_A, SEL_MSIOF2_0),
  799. PINMUX_IPSR_MSEL(IP6_31_28, VI5_DATA13_A, SEL_VIN5_0),
  800. PINMUX_IPSR_GPSR(IP6_31_28, DU_DG1),
  801. PINMUX_IPSR_MSEL(IP6_31_28, RIF3_D0_B, SEL_DRIF3_1),
  802. PINMUX_IPSR_GPSR(IP6_31_28, HTX3_E),
  803. PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT9),
  804. /* IPSR7 */
  805. PINMUX_IPSR_GPSR(IP7_3_0, D11),
  806. PINMUX_IPSR_GPSR(IP7_3_0, MSIOF2_TXD_A),
  807. PINMUX_IPSR_MSEL(IP7_3_0, VI5_DATA11_A, SEL_VIN5_0),
  808. PINMUX_IPSR_GPSR(IP7_3_0, DU_DG2),
  809. PINMUX_IPSR_MSEL(IP7_3_0, RIF3_D1_B, SEL_DRIF3_1),
  810. PINMUX_IPSR_MSEL(IP7_3_0, HRTS3_N_E, SEL_HSCIF3_4),
  811. PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT10),
  812. PINMUX_IPSR_GPSR(IP7_7_4, D12),
  813. PINMUX_IPSR_GPSR(IP7_7_4, CANFD0_TX),
  814. PINMUX_IPSR_GPSR(IP7_7_4, TX4_B),
  815. PINMUX_IPSR_GPSR(IP7_7_4, CAN0_TX),
  816. PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA8_A, SEL_VIN5_0),
  817. PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA3_B, SEL_VIN5_1),
  818. PINMUX_IPSR_GPSR(IP7_11_8, D13),
  819. PINMUX_IPSR_GPSR(IP7_11_8, CANFD0_RX),
  820. PINMUX_IPSR_MSEL(IP7_11_8, RX4_B, SEL_SCIF4_1),
  821. PINMUX_IPSR_GPSR(IP7_11_8, CAN0_RX),
  822. PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA9_A, SEL_VIN5_0),
  823. PINMUX_IPSR_MSEL(IP7_11_8, SCL7_B, SEL_I2C7_1),
  824. PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA4_B, SEL_VIN5_1),
  825. PINMUX_IPSR_GPSR(IP7_15_12, D14),
  826. PINMUX_IPSR_GPSR(IP7_15_12, CAN_CLK),
  827. PINMUX_IPSR_MSEL(IP7_15_12, HRX3_A, SEL_HSCIF3_0),
  828. PINMUX_IPSR_GPSR(IP7_15_12, MSIOF2_SS2_A),
  829. PINMUX_IPSR_MSEL(IP7_15_12, SDA7_B, SEL_I2C7_1),
  830. PINMUX_IPSR_MSEL(IP7_15_12, VI5_DATA5_B, SEL_VIN5_1),
  831. PINMUX_IPSR_GPSR(IP7_19_16, D15),
  832. PINMUX_IPSR_GPSR(IP7_19_16, MSIOF2_SS1_A),
  833. PINMUX_IPSR_GPSR(IP7_19_16, HTX3_A),
  834. PINMUX_IPSR_GPSR(IP7_19_16, MSIOF3_SS1_A),
  835. PINMUX_IPSR_GPSR(IP7_19_16, DU_DG3),
  836. PINMUX_IPSR_GPSR(IP7_19_16, LCDOUT11),
  837. PINMUX_IPSR_GPSR(IP7_23_20, SCL4),
  838. PINMUX_IPSR_GPSR(IP7_23_20, CS1_N_A26),
  839. PINMUX_IPSR_GPSR(IP7_23_20, DU_DOTCLKIN0),
  840. PINMUX_IPSR_MSEL(IP7_23_20, VI4_DATA6_B, SEL_VIN4_1),
  841. PINMUX_IPSR_MSEL(IP7_23_20, VI5_DATA6_B, SEL_VIN5_1),
  842. PINMUX_IPSR_GPSR(IP7_23_20, QCLK),
  843. PINMUX_IPSR_GPSR(IP7_27_24, SDA4),
  844. PINMUX_IPSR_GPSR(IP7_27_24, WE1_N),
  845. PINMUX_IPSR_MSEL(IP7_27_24, VI4_DATA7_B, SEL_VIN4_1),
  846. PINMUX_IPSR_MSEL(IP7_27_24, VI5_DATA7_B, SEL_VIN5_1),
  847. PINMUX_IPSR_GPSR(IP7_27_24, QPOLB),
  848. PINMUX_IPSR_GPSR(IP7_31_28, SD0_CLK),
  849. PINMUX_IPSR_GPSR(IP7_31_28, NFDATA8),
  850. PINMUX_IPSR_MSEL(IP7_31_28, SCL1_C, SEL_I2C1_2),
  851. PINMUX_IPSR_MSEL(IP7_31_28, HSCK1_B, SEL_HSCIF1_1),
  852. PINMUX_IPSR_MSEL(IP7_31_28, SDA2_E, SEL_I2C2_4),
  853. PINMUX_IPSR_MSEL(IP7_31_28, FMCLK_B, SEL_FM_1),
  854. /* IPSR8 */
  855. PINMUX_IPSR_GPSR(IP8_3_0, SD0_CMD),
  856. PINMUX_IPSR_GPSR(IP8_3_0, NFDATA9),
  857. PINMUX_IPSR_MSEL(IP8_3_0, HRX1_B, SEL_HSCIF1_1),
  858. PINMUX_IPSR_MSEL(IP8_3_0, SPEEDIN_B, SEL_SPEED_PULSE_IF_1),
  859. PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT0),
  860. PINMUX_IPSR_GPSR(IP8_7_4, NFDATA10),
  861. PINMUX_IPSR_GPSR(IP8_7_4, HTX1_B),
  862. PINMUX_IPSR_MSEL(IP8_7_4, REMOCON_B, SEL_REMOCON_1),
  863. PINMUX_IPSR_GPSR(IP8_11_8, SD0_DAT1),
  864. PINMUX_IPSR_GPSR(IP8_11_8, NFDATA11),
  865. PINMUX_IPSR_MSEL(IP8_11_8, SDA2_C, SEL_I2C2_2),
  866. PINMUX_IPSR_MSEL(IP8_11_8, HCTS1_N_B, SEL_HSCIF1_1),
  867. PINMUX_IPSR_MSEL(IP8_11_8, FMIN_B, SEL_FM_1),
  868. PINMUX_IPSR_GPSR(IP8_15_12, SD0_DAT2),
  869. PINMUX_IPSR_GPSR(IP8_15_12, NFDATA12),
  870. PINMUX_IPSR_MSEL(IP8_15_12, SCL2_C, SEL_I2C2_2),
  871. PINMUX_IPSR_MSEL(IP8_15_12, HRTS1_N_B, SEL_HSCIF1_1),
  872. PINMUX_IPSR_GPSR(IP8_15_12, BPFCLK_B),
  873. PINMUX_IPSR_GPSR(IP8_19_16, SD0_DAT3),
  874. PINMUX_IPSR_GPSR(IP8_19_16, NFDATA13),
  875. PINMUX_IPSR_MSEL(IP8_19_16, SDA1_C, SEL_I2C1_2),
  876. PINMUX_IPSR_MSEL(IP8_19_16, SCL2_E, SEL_I2C2_4),
  877. PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_C, SEL_SPEED_PULSE_IF_2),
  878. PINMUX_IPSR_MSEL(IP8_19_16, REMOCON_C, SEL_REMOCON_2),
  879. PINMUX_IPSR_GPSR(IP8_23_20, SD1_CLK),
  880. PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDFC_1),
  881. PINMUX_IPSR_GPSR(IP8_27_24, SD1_CMD),
  882. PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDFC_1),
  883. PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT0),
  884. PINMUX_IPSR_MSEL(IP8_31_28, NFWP_N_B, SEL_NDFC_1),
  885. /* IPSR9 */
  886. PINMUX_IPSR_GPSR(IP9_3_0, SD1_DAT1),
  887. PINMUX_IPSR_MSEL(IP9_3_0, NFCE_N_B, SEL_NDFC_1),
  888. PINMUX_IPSR_GPSR(IP9_7_4, SD1_DAT2),
  889. PINMUX_IPSR_MSEL(IP9_7_4, NFALE_B, SEL_NDFC_1),
  890. PINMUX_IPSR_GPSR(IP9_11_8, SD1_DAT3),
  891. PINMUX_IPSR_MSEL(IP9_11_8, NFRB_N_B, SEL_NDFC_1),
  892. PINMUX_IPSR_GPSR(IP9_15_12, SD3_CLK),
  893. PINMUX_IPSR_GPSR(IP9_15_12, NFWE_N),
  894. PINMUX_IPSR_GPSR(IP9_19_16, SD3_CMD),
  895. PINMUX_IPSR_GPSR(IP9_19_16, NFRE_N),
  896. PINMUX_IPSR_GPSR(IP9_23_20, SD3_DAT0),
  897. PINMUX_IPSR_GPSR(IP9_23_20, NFDATA0),
  898. PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT1),
  899. PINMUX_IPSR_GPSR(IP9_27_24, NFDATA1),
  900. PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT2),
  901. PINMUX_IPSR_GPSR(IP9_31_28, NFDATA2),
  902. /* IPSR10 */
  903. PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT3),
  904. PINMUX_IPSR_GPSR(IP10_3_0, NFDATA3),
  905. PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT4),
  906. PINMUX_IPSR_GPSR(IP10_7_4, NFDATA4),
  907. PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT5),
  908. PINMUX_IPSR_GPSR(IP10_11_8, NFDATA5),
  909. PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT6),
  910. PINMUX_IPSR_GPSR(IP10_15_12, NFDATA6),
  911. PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT7),
  912. PINMUX_IPSR_GPSR(IP10_19_16, NFDATA7),
  913. PINMUX_IPSR_GPSR(IP10_23_20, SD3_DS),
  914. PINMUX_IPSR_GPSR(IP10_23_20, NFCLE),
  915. PINMUX_IPSR_GPSR(IP10_27_24, SD0_CD),
  916. PINMUX_IPSR_GPSR(IP10_27_24, NFALE_A),
  917. PINMUX_IPSR_GPSR(IP10_27_24, SD3_CD),
  918. PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
  919. PINMUX_IPSR_MSEL(IP10_27_24, SCL2_B, SEL_I2C2_1),
  920. PINMUX_IPSR_MSEL(IP10_27_24, TCLK1_A, SEL_TIMER_TMU_0),
  921. PINMUX_IPSR_MSEL(IP10_27_24, SSI_SCK2_B, SEL_SSI2_1),
  922. PINMUX_IPSR_GPSR(IP10_27_24, TS_SCK0),
  923. PINMUX_IPSR_GPSR(IP10_31_28, SD0_WP),
  924. PINMUX_IPSR_GPSR(IP10_31_28, NFRB_N_A),
  925. PINMUX_IPSR_GPSR(IP10_31_28, SD3_WP),
  926. PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
  927. PINMUX_IPSR_MSEL(IP10_31_28, SDA2_B, SEL_I2C2_1),
  928. PINMUX_IPSR_MSEL(IP10_31_28, TCLK2_A, SEL_TIMER_TMU_0),
  929. PINMUX_IPSR_MSEL(IP10_31_28, SSI_WS2_B, SEL_SSI2_1),
  930. PINMUX_IPSR_GPSR(IP10_31_28, TS_SDAT0),
  931. /* IPSR11 */
  932. PINMUX_IPSR_GPSR(IP11_3_0, SD1_CD),
  933. PINMUX_IPSR_MSEL(IP11_3_0, NFCE_N_A, SEL_NDFC_0),
  934. PINMUX_IPSR_GPSR(IP11_3_0, SSI_SCK1),
  935. PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
  936. PINMUX_IPSR_GPSR(IP11_3_0, TS_SDEN0),
  937. PINMUX_IPSR_GPSR(IP11_7_4, SD1_WP),
  938. PINMUX_IPSR_MSEL(IP11_7_4, NFWP_N_A, SEL_NDFC_0),
  939. PINMUX_IPSR_GPSR(IP11_7_4, SSI_WS1),
  940. PINMUX_IPSR_MSEL(IP11_7_4, RIF0_SYNC_B, SEL_DRIF0_1),
  941. PINMUX_IPSR_GPSR(IP11_7_4, TS_SPSYNC0),
  942. PINMUX_IPSR_MSEL(IP11_11_8, RX0_A, SEL_SCIF0_0),
  943. PINMUX_IPSR_MSEL(IP11_11_8, HRX1_A, SEL_HSCIF1_0),
  944. PINMUX_IPSR_MSEL(IP11_11_8, SSI_SCK2_A, SEL_SSI2_0),
  945. PINMUX_IPSR_GPSR(IP11_11_8, RIF1_SYNC),
  946. PINMUX_IPSR_GPSR(IP11_11_8, TS_SCK1),
  947. PINMUX_IPSR_GPSR(IP11_15_12, TX0_A),
  948. PINMUX_IPSR_GPSR(IP11_15_12, HTX1_A),
  949. PINMUX_IPSR_MSEL(IP11_15_12, SSI_WS2_A, SEL_SSI2_0),
  950. PINMUX_IPSR_GPSR(IP11_15_12, RIF1_D0),
  951. PINMUX_IPSR_GPSR(IP11_15_12, TS_SDAT1),
  952. PINMUX_IPSR_MSEL(IP11_19_16, CTS0_N_A, SEL_SCIF0_0),
  953. PINMUX_IPSR_MSEL(IP11_19_16, NFDATA14_A, SEL_NDFC_0),
  954. PINMUX_IPSR_GPSR(IP11_19_16, AUDIO_CLKOUT_A),
  955. PINMUX_IPSR_GPSR(IP11_19_16, RIF1_D1),
  956. PINMUX_IPSR_MSEL(IP11_19_16, SCIF_CLK_A, SEL_SCIF_0),
  957. PINMUX_IPSR_MSEL(IP11_19_16, FMCLK_A, SEL_FM_0),
  958. PINMUX_IPSR_MSEL(IP11_23_20, RTS0_N_TANS_A, SEL_SCIF0_0),
  959. PINMUX_IPSR_MSEL(IP11_23_20, NFDATA15_A, SEL_NDFC_0),
  960. PINMUX_IPSR_GPSR(IP11_23_20, AUDIO_CLKOUT1_A),
  961. PINMUX_IPSR_GPSR(IP11_23_20, RIF1_CLK),
  962. PINMUX_IPSR_MSEL(IP11_23_20, SCL2_A, SEL_I2C2_0),
  963. PINMUX_IPSR_MSEL(IP11_23_20, FMIN_A, SEL_FM_0),
  964. PINMUX_IPSR_MSEL(IP11_27_24, SCK0_A, SEL_SCIF0_0),
  965. PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_A, SEL_HSCIF1_0),
  966. PINMUX_IPSR_GPSR(IP11_27_24, USB3HS0_ID),
  967. PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N_TANS),
  968. PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
  969. PINMUX_IPSR_MSEL(IP11_27_24, FMCLK_C, SEL_FM_2),
  970. PINMUX_IPSR_GPSR(IP11_27_24, USB1_ID),
  971. PINMUX_IPSR_GPSR(IP11_31_28, RX1),
  972. PINMUX_IPSR_MSEL(IP11_31_28, HRX2_B, SEL_HSCIF2_1),
  973. PINMUX_IPSR_MSEL(IP11_31_28, SSI_SCK9_B, SEL_SSI9_1),
  974. PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1_B),
  975. /* IPSR12 */
  976. PINMUX_IPSR_GPSR(IP12_3_0, TX1),
  977. PINMUX_IPSR_GPSR(IP12_3_0, HTX2_B),
  978. PINMUX_IPSR_MSEL(IP12_3_0, SSI_WS9_B, SEL_SSI9_1),
  979. PINMUX_IPSR_GPSR(IP12_3_0, AUDIO_CLKOUT3_B),
  980. PINMUX_IPSR_GPSR(IP12_7_4, SCK2_A),
  981. PINMUX_IPSR_MSEL(IP12_7_4, HSCK0_A, SEL_HSCIF0_0),
  982. PINMUX_IPSR_MSEL(IP12_7_4, AUDIO_CLKB_A, SEL_ADGB_0),
  983. PINMUX_IPSR_GPSR(IP12_7_4, CTS1_N),
  984. PINMUX_IPSR_MSEL(IP12_7_4, RIF0_CLK_A, SEL_DRIF0_0),
  985. PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_A, SEL_REMOCON_0),
  986. PINMUX_IPSR_MSEL(IP12_7_4, SCIF_CLK_B, SEL_SCIF_1),
  987. PINMUX_IPSR_GPSR(IP12_11_8, TX2_A),
  988. PINMUX_IPSR_MSEL(IP12_11_8, HRX0_A, SEL_HSCIF0_0),
  989. PINMUX_IPSR_GPSR(IP12_11_8, AUDIO_CLKOUT2_A),
  990. PINMUX_IPSR_MSEL(IP12_11_8, SCL1_A, SEL_I2C1_0),
  991. PINMUX_IPSR_MSEL(IP12_11_8, FSO_CFE_0_N_A, SEL_FSO_0),
  992. PINMUX_IPSR_GPSR(IP12_11_8, TS_SDEN1),
  993. PINMUX_IPSR_GPSR(IP12_15_12, RX2_A),
  994. PINMUX_IPSR_GPSR(IP12_15_12, HTX0_A),
  995. PINMUX_IPSR_GPSR(IP12_15_12, AUDIO_CLKOUT3_A),
  996. PINMUX_IPSR_MSEL(IP12_15_12, SDA1_A, SEL_I2C1_0),
  997. PINMUX_IPSR_MSEL(IP12_15_12, FSO_CFE_1_N_A, SEL_FSO_0),
  998. PINMUX_IPSR_GPSR(IP12_15_12, TS_SPSYNC1),
  999. PINMUX_IPSR_GPSR(IP12_19_16, MSIOF0_SCK),
  1000. PINMUX_IPSR_GPSR(IP12_19_16, SSI_SCK78),
  1001. PINMUX_IPSR_GPSR(IP12_23_20, MSIOF0_RXD),
  1002. PINMUX_IPSR_GPSR(IP12_23_20, SSI_WS78),
  1003. PINMUX_IPSR_GPSR(IP12_23_20, TX2_B),
  1004. PINMUX_IPSR_GPSR(IP12_27_24, MSIOF0_TXD),
  1005. PINMUX_IPSR_GPSR(IP12_27_24, SSI_SDATA7),
  1006. PINMUX_IPSR_GPSR(IP12_27_24, RX2_B),
  1007. PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
  1008. PINMUX_IPSR_GPSR(IP12_31_28, AUDIO_CLKOUT_B),
  1009. PINMUX_IPSR_GPSR(IP12_31_28, SSI_SDATA8),
  1010. /* IPSR13 */
  1011. PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
  1012. PINMUX_IPSR_MSEL(IP13_3_0, HRX2_A, SEL_HSCIF2_0),
  1013. PINMUX_IPSR_GPSR(IP13_3_0, SSI_SCK4),
  1014. PINMUX_IPSR_MSEL(IP13_3_0, HCTS0_N_A, SEL_HSCIF0_0),
  1015. PINMUX_IPSR_GPSR(IP13_3_0, BPFCLK_C),
  1016. PINMUX_IPSR_MSEL(IP13_3_0, SPEEDIN_A, SEL_SPEED_PULSE_IF_0),
  1017. PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
  1018. PINMUX_IPSR_GPSR(IP13_7_4, HTX2_A),
  1019. PINMUX_IPSR_GPSR(IP13_7_4, SSI_WS4),
  1020. PINMUX_IPSR_MSEL(IP13_7_4, HRTS0_N_A, SEL_HSCIF0_0),
  1021. PINMUX_IPSR_MSEL(IP13_7_4, FMIN_C, SEL_FM_2),
  1022. PINMUX_IPSR_GPSR(IP13_7_4, BPFCLK_A),
  1023. PINMUX_IPSR_GPSR(IP13_11_8, SSI_SDATA9),
  1024. PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKC_A, SEL_ADGC_0),
  1025. PINMUX_IPSR_GPSR(IP13_11_8, SCK1),
  1026. PINMUX_IPSR_GPSR(IP13_15_12, MLB_CLK),
  1027. PINMUX_IPSR_MSEL(IP13_15_12, RX0_B, SEL_SCIF0_1),
  1028. PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_A, SEL_DRIF0_0),
  1029. PINMUX_IPSR_MSEL(IP13_15_12, SCL1_B, SEL_I2C1_1),
  1030. PINMUX_IPSR_MSEL(IP13_15_12, TCLK1_B, SEL_TIMER_TMU_1),
  1031. PINMUX_IPSR_GPSR(IP13_15_12, SIM0_RST_A),
  1032. PINMUX_IPSR_GPSR(IP13_19_16, MLB_SIG),
  1033. PINMUX_IPSR_MSEL(IP13_19_16, SCK0_B, SEL_SCIF0_1),
  1034. PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_A, SEL_DRIF0_0),
  1035. PINMUX_IPSR_MSEL(IP13_19_16, SDA1_B, SEL_I2C1_1),
  1036. PINMUX_IPSR_MSEL(IP13_19_16, TCLK2_B, SEL_TIMER_TMU_1),
  1037. PINMUX_IPSR_MSEL(IP13_19_16, SIM0_D_A, SEL_SIMCARD_0),
  1038. PINMUX_IPSR_GPSR(IP13_23_20, MLB_DAT),
  1039. PINMUX_IPSR_GPSR(IP13_23_20, TX0_B),
  1040. PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_A, SEL_DRIF0_0),
  1041. PINMUX_IPSR_GPSR(IP13_23_20, SIM0_CLK_A),
  1042. PINMUX_IPSR_GPSR(IP13_27_24, SSI_SCK01239),
  1043. PINMUX_IPSR_GPSR(IP13_31_28, SSI_WS01239),
  1044. /* IPSR14 */
  1045. PINMUX_IPSR_GPSR(IP14_3_0, SSI_SDATA0),
  1046. PINMUX_IPSR_GPSR(IP14_7_4, SSI_SDATA1),
  1047. PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_B, SEL_ADGC_1),
  1048. PINMUX_IPSR_MSEL(IP14_7_4, PWM0_B, SEL_PWM0_1),
  1049. PINMUX_IPSR_GPSR(IP14_11_8, SSI_SDATA2),
  1050. PINMUX_IPSR_GPSR(IP14_11_8, AUDIO_CLKOUT2_B),
  1051. PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK9_A, SEL_SSI9_0),
  1052. PINMUX_IPSR_MSEL(IP14_11_8, PWM1_B, SEL_PWM1_1),
  1053. PINMUX_IPSR_GPSR(IP14_15_12, SSI_SCK349),
  1054. PINMUX_IPSR_MSEL(IP14_15_12, PWM2_C, SEL_PWM2_2),
  1055. PINMUX_IPSR_GPSR(IP14_19_16, SSI_WS349),
  1056. PINMUX_IPSR_MSEL(IP14_19_16, PWM3_C, SEL_PWM3_2),
  1057. PINMUX_IPSR_GPSR(IP14_23_20, SSI_SDATA3),
  1058. PINMUX_IPSR_GPSR(IP14_23_20, AUDIO_CLKOUT1_C),
  1059. PINMUX_IPSR_MSEL(IP14_23_20, AUDIO_CLKB_B, SEL_ADGB_1),
  1060. PINMUX_IPSR_MSEL(IP14_23_20, PWM4_B, SEL_PWM4_1),
  1061. PINMUX_IPSR_GPSR(IP14_27_24, SSI_SDATA4),
  1062. PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS9_A, SEL_SSI9_0),
  1063. PINMUX_IPSR_MSEL(IP14_27_24, PWM5_B, SEL_PWM5_1),
  1064. PINMUX_IPSR_GPSR(IP14_31_28, SSI_SCK5),
  1065. PINMUX_IPSR_MSEL(IP14_31_28, HRX0_B, SEL_HSCIF0_1),
  1066. PINMUX_IPSR_GPSR(IP14_31_28, USB0_PWEN_B),
  1067. PINMUX_IPSR_MSEL(IP14_31_28, SCL2_D, SEL_I2C2_3),
  1068. PINMUX_IPSR_MSEL(IP14_31_28, PWM6_B, SEL_PWM6_1),
  1069. /* IPSR15 */
  1070. PINMUX_IPSR_GPSR(IP15_3_0, SSI_WS5),
  1071. PINMUX_IPSR_GPSR(IP15_3_0, HTX0_B),
  1072. PINMUX_IPSR_MSEL(IP15_3_0, USB0_OVC_B, SEL_USB_20_CH0_1),
  1073. PINMUX_IPSR_MSEL(IP15_3_0, SDA2_D, SEL_I2C2_3),
  1074. PINMUX_IPSR_GPSR(IP15_7_4, SSI_SDATA5),
  1075. PINMUX_IPSR_MSEL(IP15_7_4, HSCK0_B, SEL_HSCIF0_1),
  1076. PINMUX_IPSR_MSEL(IP15_7_4, AUDIO_CLKB_C, SEL_ADGB_2),
  1077. PINMUX_IPSR_GPSR(IP15_7_4, TPU0TO0),
  1078. PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK6),
  1079. PINMUX_IPSR_MSEL(IP15_11_8, HSCK2_A, SEL_HSCIF2_0),
  1080. PINMUX_IPSR_MSEL(IP15_11_8, AUDIO_CLKC_C, SEL_ADGC_2),
  1081. PINMUX_IPSR_GPSR(IP15_11_8, TPU0TO1),
  1082. PINMUX_IPSR_MSEL(IP15_11_8, FSO_CFE_0_N_B, SEL_FSO_1),
  1083. PINMUX_IPSR_GPSR(IP15_11_8, SIM0_RST_B),
  1084. PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS6),
  1085. PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
  1086. PINMUX_IPSR_GPSR(IP15_15_12, AUDIO_CLKOUT2_C),
  1087. PINMUX_IPSR_GPSR(IP15_15_12, TPU0TO2),
  1088. PINMUX_IPSR_MSEL(IP15_15_12, SDA1_D, SEL_I2C1_3),
  1089. PINMUX_IPSR_MSEL(IP15_15_12, FSO_CFE_1_N_B, SEL_FSO_1),
  1090. PINMUX_IPSR_MSEL(IP15_15_12, SIM0_D_B, SEL_SIMCARD_1),
  1091. PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA6),
  1092. PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
  1093. PINMUX_IPSR_GPSR(IP15_19_16, AUDIO_CLKOUT3_C),
  1094. PINMUX_IPSR_GPSR(IP15_19_16, TPU0TO3),
  1095. PINMUX_IPSR_MSEL(IP15_19_16, SCL1_D, SEL_I2C1_3),
  1096. PINMUX_IPSR_MSEL(IP15_19_16, FSO_TOE_N_B, SEL_FSO_1),
  1097. PINMUX_IPSR_GPSR(IP15_19_16, SIM0_CLK_B),
  1098. PINMUX_IPSR_GPSR(IP15_23_20, AUDIO_CLKA),
  1099. PINMUX_IPSR_GPSR(IP15_27_24, USB30_PWEN),
  1100. PINMUX_IPSR_GPSR(IP15_27_24, USB0_PWEN_A),
  1101. PINMUX_IPSR_GPSR(IP15_31_28, USB30_OVC),
  1102. PINMUX_IPSR_MSEL(IP15_31_28, USB0_OVC_A, SEL_USB_20_CH0_0),
  1103. /*
  1104. * Static pins can not be muxed between different functions but
  1105. * still needs a mark entry in the pinmux list. Add each static
  1106. * pin to the list without an associated function. The sh-pfc
  1107. * core will do the right thing and skip trying to mux then pin
  1108. * while still applying configuration to it
  1109. */
  1110. #define FM(x) PINMUX_DATA(x##_MARK, 0),
  1111. PINMUX_STATIC
  1112. #undef FM
  1113. };
  1114. /*
  1115. * R8A77990 has 7 banks with 32 GPIOs in each => 224 GPIOs.
  1116. * Physical layout rows: A - AE, cols: 1 - 25.
  1117. */
  1118. #define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r))
  1119. #define PIN_NUMBER(r, c) (((r) - 'A') * 25 + (c) + 300)
  1120. #define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c)
  1121. #define PIN_NONE U16_MAX
  1122. static const struct sh_pfc_pin pinmux_pins[] = {
  1123. PINMUX_GPIO_GP_ALL(),
  1124. /*
  1125. * Pins not associated with a GPIO port.
  1126. *
  1127. * The pin positions are different between different R8A77990
  1128. * packages, all that is needed for the pfc driver is a unique
  1129. * number for each pin. To this end use the pin layout from
  1130. * R8A77990 to calculate a unique number for each pin.
  1131. */
  1132. SH_PFC_PIN_NAMED_CFG('F', 1, TRST_N, CFG_FLAGS),
  1133. SH_PFC_PIN_NAMED_CFG('F', 3, TMS, CFG_FLAGS),
  1134. SH_PFC_PIN_NAMED_CFG('F', 4, TCK, CFG_FLAGS),
  1135. SH_PFC_PIN_NAMED_CFG('G', 2, TDI, CFG_FLAGS),
  1136. SH_PFC_PIN_NAMED_CFG('G', 3, FSCLKST_N, CFG_FLAGS),
  1137. SH_PFC_PIN_NAMED_CFG('H', 1, ASEBRK, CFG_FLAGS),
  1138. SH_PFC_PIN_NAMED_CFG('N', 1, AVB_TXC, CFG_FLAGS),
  1139. SH_PFC_PIN_NAMED_CFG('N', 2, AVB_TD0, CFG_FLAGS),
  1140. SH_PFC_PIN_NAMED_CFG('N', 3, AVB_TD1, CFG_FLAGS),
  1141. SH_PFC_PIN_NAMED_CFG('N', 5, AVB_TD2, CFG_FLAGS),
  1142. SH_PFC_PIN_NAMED_CFG('N', 6, AVB_TD3, CFG_FLAGS),
  1143. SH_PFC_PIN_NAMED_CFG('P', 3, AVB_TX_CTL, CFG_FLAGS),
  1144. SH_PFC_PIN_NAMED_CFG('P', 4, AVB_MDIO, CFG_FLAGS),
  1145. SH_PFC_PIN_NAMED_CFG('P', 5, AVB_MDC, CFG_FLAGS),
  1146. SH_PFC_PIN_NAMED_CFG('T', 21, MLB_REF, CFG_FLAGS),
  1147. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 3, PRESETOUT_N, CFG_FLAGS),
  1148. };
  1149. /* - AUDIO CLOCK ------------------------------------------------------------ */
  1150. static const unsigned int audio_clk_a_pins[] = {
  1151. /* CLK A */
  1152. RCAR_GP_PIN(6, 8),
  1153. };
  1154. static const unsigned int audio_clk_a_mux[] = {
  1155. AUDIO_CLKA_MARK,
  1156. };
  1157. static const unsigned int audio_clk_b_a_pins[] = {
  1158. /* CLK B_A */
  1159. RCAR_GP_PIN(5, 7),
  1160. };
  1161. static const unsigned int audio_clk_b_a_mux[] = {
  1162. AUDIO_CLKB_A_MARK,
  1163. };
  1164. static const unsigned int audio_clk_b_b_pins[] = {
  1165. /* CLK B_B */
  1166. RCAR_GP_PIN(6, 7),
  1167. };
  1168. static const unsigned int audio_clk_b_b_mux[] = {
  1169. AUDIO_CLKB_B_MARK,
  1170. };
  1171. static const unsigned int audio_clk_b_c_pins[] = {
  1172. /* CLK B_C */
  1173. RCAR_GP_PIN(6, 13),
  1174. };
  1175. static const unsigned int audio_clk_b_c_mux[] = {
  1176. AUDIO_CLKB_C_MARK,
  1177. };
  1178. static const unsigned int audio_clk_c_a_pins[] = {
  1179. /* CLK C_A */
  1180. RCAR_GP_PIN(5, 16),
  1181. };
  1182. static const unsigned int audio_clk_c_a_mux[] = {
  1183. AUDIO_CLKC_A_MARK,
  1184. };
  1185. static const unsigned int audio_clk_c_b_pins[] = {
  1186. /* CLK C_B */
  1187. RCAR_GP_PIN(6, 3),
  1188. };
  1189. static const unsigned int audio_clk_c_b_mux[] = {
  1190. AUDIO_CLKC_B_MARK,
  1191. };
  1192. static const unsigned int audio_clk_c_c_pins[] = {
  1193. /* CLK C_C */
  1194. RCAR_GP_PIN(6, 14),
  1195. };
  1196. static const unsigned int audio_clk_c_c_mux[] = {
  1197. AUDIO_CLKC_C_MARK,
  1198. };
  1199. static const unsigned int audio_clkout_a_pins[] = {
  1200. /* CLKOUT_A */
  1201. RCAR_GP_PIN(5, 3),
  1202. };
  1203. static const unsigned int audio_clkout_a_mux[] = {
  1204. AUDIO_CLKOUT_A_MARK,
  1205. };
  1206. static const unsigned int audio_clkout_b_pins[] = {
  1207. /* CLKOUT_B */
  1208. RCAR_GP_PIN(5, 13),
  1209. };
  1210. static const unsigned int audio_clkout_b_mux[] = {
  1211. AUDIO_CLKOUT_B_MARK,
  1212. };
  1213. static const unsigned int audio_clkout1_a_pins[] = {
  1214. /* CLKOUT1_A */
  1215. RCAR_GP_PIN(5, 4),
  1216. };
  1217. static const unsigned int audio_clkout1_a_mux[] = {
  1218. AUDIO_CLKOUT1_A_MARK,
  1219. };
  1220. static const unsigned int audio_clkout1_b_pins[] = {
  1221. /* CLKOUT1_B */
  1222. RCAR_GP_PIN(5, 5),
  1223. };
  1224. static const unsigned int audio_clkout1_b_mux[] = {
  1225. AUDIO_CLKOUT1_B_MARK,
  1226. };
  1227. static const unsigned int audio_clkout1_c_pins[] = {
  1228. /* CLKOUT1_C */
  1229. RCAR_GP_PIN(6, 7),
  1230. };
  1231. static const unsigned int audio_clkout1_c_mux[] = {
  1232. AUDIO_CLKOUT1_C_MARK,
  1233. };
  1234. static const unsigned int audio_clkout2_a_pins[] = {
  1235. /* CLKOUT2_A */
  1236. RCAR_GP_PIN(5, 8),
  1237. };
  1238. static const unsigned int audio_clkout2_a_mux[] = {
  1239. AUDIO_CLKOUT2_A_MARK,
  1240. };
  1241. static const unsigned int audio_clkout2_b_pins[] = {
  1242. /* CLKOUT2_B */
  1243. RCAR_GP_PIN(6, 4),
  1244. };
  1245. static const unsigned int audio_clkout2_b_mux[] = {
  1246. AUDIO_CLKOUT2_B_MARK,
  1247. };
  1248. static const unsigned int audio_clkout2_c_pins[] = {
  1249. /* CLKOUT2_C */
  1250. RCAR_GP_PIN(6, 15),
  1251. };
  1252. static const unsigned int audio_clkout2_c_mux[] = {
  1253. AUDIO_CLKOUT2_C_MARK,
  1254. };
  1255. static const unsigned int audio_clkout3_a_pins[] = {
  1256. /* CLKOUT3_A */
  1257. RCAR_GP_PIN(5, 9),
  1258. };
  1259. static const unsigned int audio_clkout3_a_mux[] = {
  1260. AUDIO_CLKOUT3_A_MARK,
  1261. };
  1262. static const unsigned int audio_clkout3_b_pins[] = {
  1263. /* CLKOUT3_B */
  1264. RCAR_GP_PIN(5, 6),
  1265. };
  1266. static const unsigned int audio_clkout3_b_mux[] = {
  1267. AUDIO_CLKOUT3_B_MARK,
  1268. };
  1269. static const unsigned int audio_clkout3_c_pins[] = {
  1270. /* CLKOUT3_C */
  1271. RCAR_GP_PIN(6, 16),
  1272. };
  1273. static const unsigned int audio_clkout3_c_mux[] = {
  1274. AUDIO_CLKOUT3_C_MARK,
  1275. };
  1276. /* - EtherAVB --------------------------------------------------------------- */
  1277. static const unsigned int avb_link_pins[] = {
  1278. /* AVB_LINK */
  1279. RCAR_GP_PIN(2, 23),
  1280. };
  1281. static const unsigned int avb_link_mux[] = {
  1282. AVB_LINK_MARK,
  1283. };
  1284. static const unsigned int avb_magic_pins[] = {
  1285. /* AVB_MAGIC */
  1286. RCAR_GP_PIN(2, 22),
  1287. };
  1288. static const unsigned int avb_magic_mux[] = {
  1289. AVB_MAGIC_MARK,
  1290. };
  1291. static const unsigned int avb_phy_int_pins[] = {
  1292. /* AVB_PHY_INT */
  1293. RCAR_GP_PIN(2, 21),
  1294. };
  1295. static const unsigned int avb_phy_int_mux[] = {
  1296. AVB_PHY_INT_MARK,
  1297. };
  1298. static const unsigned int avb_mii_pins[] = {
  1299. /*
  1300. * AVB_RX_CTL, AVB_RXC, AVB_RD0,
  1301. * AVB_RD1, AVB_RD2, AVB_RD3,
  1302. * AVB_TXCREFCLK
  1303. */
  1304. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  1305. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  1306. RCAR_GP_PIN(2, 20),
  1307. };
  1308. static const unsigned int avb_mii_mux[] = {
  1309. AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
  1310. AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
  1311. AVB_TXCREFCLK_MARK,
  1312. };
  1313. static const unsigned int avb_avtp_pps_pins[] = {
  1314. /* AVB_AVTP_PPS */
  1315. RCAR_GP_PIN(1, 2),
  1316. };
  1317. static const unsigned int avb_avtp_pps_mux[] = {
  1318. AVB_AVTP_PPS_MARK,
  1319. };
  1320. static const unsigned int avb_avtp_match_a_pins[] = {
  1321. /* AVB_AVTP_MATCH_A */
  1322. RCAR_GP_PIN(2, 24),
  1323. };
  1324. static const unsigned int avb_avtp_match_a_mux[] = {
  1325. AVB_AVTP_MATCH_A_MARK,
  1326. };
  1327. static const unsigned int avb_avtp_capture_a_pins[] = {
  1328. /* AVB_AVTP_CAPTURE_A */
  1329. RCAR_GP_PIN(2, 25),
  1330. };
  1331. static const unsigned int avb_avtp_capture_a_mux[] = {
  1332. AVB_AVTP_CAPTURE_A_MARK,
  1333. };
  1334. /* - CAN ------------------------------------------------------------------ */
  1335. static const unsigned int can0_data_pins[] = {
  1336. /* TX, RX */
  1337. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  1338. };
  1339. static const unsigned int can0_data_mux[] = {
  1340. CAN0_TX_MARK, CAN0_RX_MARK,
  1341. };
  1342. static const unsigned int can1_data_pins[] = {
  1343. /* TX, RX */
  1344. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
  1345. };
  1346. static const unsigned int can1_data_mux[] = {
  1347. CAN1_TX_MARK, CAN1_RX_MARK,
  1348. };
  1349. /* - CAN Clock -------------------------------------------------------------- */
  1350. static const unsigned int can_clk_pins[] = {
  1351. /* CLK */
  1352. RCAR_GP_PIN(0, 14),
  1353. };
  1354. static const unsigned int can_clk_mux[] = {
  1355. CAN_CLK_MARK,
  1356. };
  1357. /* - CAN FD --------------------------------------------------------------- */
  1358. static const unsigned int canfd0_data_pins[] = {
  1359. /* TX, RX */
  1360. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  1361. };
  1362. static const unsigned int canfd0_data_mux[] = {
  1363. CANFD0_TX_MARK, CANFD0_RX_MARK,
  1364. };
  1365. static const unsigned int canfd1_data_pins[] = {
  1366. /* TX, RX */
  1367. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
  1368. };
  1369. static const unsigned int canfd1_data_mux[] = {
  1370. CANFD1_TX_MARK, CANFD1_RX_MARK,
  1371. };
  1372. /* - DRIF0 --------------------------------------------------------------- */
  1373. static const unsigned int drif0_ctrl_a_pins[] = {
  1374. /* CLK, SYNC */
  1375. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 19),
  1376. };
  1377. static const unsigned int drif0_ctrl_a_mux[] = {
  1378. RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
  1379. };
  1380. static const unsigned int drif0_data0_a_pins[] = {
  1381. /* D0 */
  1382. RCAR_GP_PIN(5, 17),
  1383. };
  1384. static const unsigned int drif0_data0_a_mux[] = {
  1385. RIF0_D0_A_MARK,
  1386. };
  1387. static const unsigned int drif0_data1_a_pins[] = {
  1388. /* D1 */
  1389. RCAR_GP_PIN(5, 18),
  1390. };
  1391. static const unsigned int drif0_data1_a_mux[] = {
  1392. RIF0_D1_A_MARK,
  1393. };
  1394. static const unsigned int drif0_ctrl_b_pins[] = {
  1395. /* CLK, SYNC */
  1396. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
  1397. };
  1398. static const unsigned int drif0_ctrl_b_mux[] = {
  1399. RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
  1400. };
  1401. static const unsigned int drif0_data0_b_pins[] = {
  1402. /* D0 */
  1403. RCAR_GP_PIN(3, 13),
  1404. };
  1405. static const unsigned int drif0_data0_b_mux[] = {
  1406. RIF0_D0_B_MARK,
  1407. };
  1408. static const unsigned int drif0_data1_b_pins[] = {
  1409. /* D1 */
  1410. RCAR_GP_PIN(3, 14),
  1411. };
  1412. static const unsigned int drif0_data1_b_mux[] = {
  1413. RIF0_D1_B_MARK,
  1414. };
  1415. /* - DRIF1 --------------------------------------------------------------- */
  1416. static const unsigned int drif1_ctrl_pins[] = {
  1417. /* CLK, SYNC */
  1418. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 1),
  1419. };
  1420. static const unsigned int drif1_ctrl_mux[] = {
  1421. RIF1_CLK_MARK, RIF1_SYNC_MARK,
  1422. };
  1423. static const unsigned int drif1_data0_pins[] = {
  1424. /* D0 */
  1425. RCAR_GP_PIN(5, 2),
  1426. };
  1427. static const unsigned int drif1_data0_mux[] = {
  1428. RIF1_D0_MARK,
  1429. };
  1430. static const unsigned int drif1_data1_pins[] = {
  1431. /* D1 */
  1432. RCAR_GP_PIN(5, 3),
  1433. };
  1434. static const unsigned int drif1_data1_mux[] = {
  1435. RIF1_D1_MARK,
  1436. };
  1437. /* - DRIF2 --------------------------------------------------------------- */
  1438. static const unsigned int drif2_ctrl_a_pins[] = {
  1439. /* CLK, SYNC */
  1440. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  1441. };
  1442. static const unsigned int drif2_ctrl_a_mux[] = {
  1443. RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
  1444. };
  1445. static const unsigned int drif2_data0_a_pins[] = {
  1446. /* D0 */
  1447. RCAR_GP_PIN(2, 8),
  1448. };
  1449. static const unsigned int drif2_data0_a_mux[] = {
  1450. RIF2_D0_A_MARK,
  1451. };
  1452. static const unsigned int drif2_data1_a_pins[] = {
  1453. /* D1 */
  1454. RCAR_GP_PIN(2, 9),
  1455. };
  1456. static const unsigned int drif2_data1_a_mux[] = {
  1457. RIF2_D1_A_MARK,
  1458. };
  1459. static const unsigned int drif2_ctrl_b_pins[] = {
  1460. /* CLK, SYNC */
  1461. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  1462. };
  1463. static const unsigned int drif2_ctrl_b_mux[] = {
  1464. RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
  1465. };
  1466. static const unsigned int drif2_data0_b_pins[] = {
  1467. /* D0 */
  1468. RCAR_GP_PIN(1, 6),
  1469. };
  1470. static const unsigned int drif2_data0_b_mux[] = {
  1471. RIF2_D0_B_MARK,
  1472. };
  1473. static const unsigned int drif2_data1_b_pins[] = {
  1474. /* D1 */
  1475. RCAR_GP_PIN(1, 7),
  1476. };
  1477. static const unsigned int drif2_data1_b_mux[] = {
  1478. RIF2_D1_B_MARK,
  1479. };
  1480. /* - DRIF3 --------------------------------------------------------------- */
  1481. static const unsigned int drif3_ctrl_a_pins[] = {
  1482. /* CLK, SYNC */
  1483. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  1484. };
  1485. static const unsigned int drif3_ctrl_a_mux[] = {
  1486. RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
  1487. };
  1488. static const unsigned int drif3_data0_a_pins[] = {
  1489. /* D0 */
  1490. RCAR_GP_PIN(2, 12),
  1491. };
  1492. static const unsigned int drif3_data0_a_mux[] = {
  1493. RIF3_D0_A_MARK,
  1494. };
  1495. static const unsigned int drif3_data1_a_pins[] = {
  1496. /* D1 */
  1497. RCAR_GP_PIN(2, 13),
  1498. };
  1499. static const unsigned int drif3_data1_a_mux[] = {
  1500. RIF3_D1_A_MARK,
  1501. };
  1502. static const unsigned int drif3_ctrl_b_pins[] = {
  1503. /* CLK, SYNC */
  1504. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
  1505. };
  1506. static const unsigned int drif3_ctrl_b_mux[] = {
  1507. RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
  1508. };
  1509. static const unsigned int drif3_data0_b_pins[] = {
  1510. /* D0 */
  1511. RCAR_GP_PIN(0, 10),
  1512. };
  1513. static const unsigned int drif3_data0_b_mux[] = {
  1514. RIF3_D0_B_MARK,
  1515. };
  1516. static const unsigned int drif3_data1_b_pins[] = {
  1517. /* D1 */
  1518. RCAR_GP_PIN(0, 11),
  1519. };
  1520. static const unsigned int drif3_data1_b_mux[] = {
  1521. RIF3_D1_B_MARK,
  1522. };
  1523. /* - DU --------------------------------------------------------------------- */
  1524. static const unsigned int du_rgb666_pins[] = {
  1525. /* R[7:2], G[7:2], B[7:2] */
  1526. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
  1527. RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0),
  1528. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10),
  1529. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11),
  1530. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  1531. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1532. };
  1533. static const unsigned int du_rgb666_mux[] = {
  1534. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1535. DU_DR3_MARK, DU_DR2_MARK,
  1536. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1537. DU_DG3_MARK, DU_DG2_MARK,
  1538. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1539. DU_DB3_MARK, DU_DB2_MARK,
  1540. };
  1541. static const unsigned int du_rgb888_pins[] = {
  1542. /* R[7:0], G[7:0], B[7:0] */
  1543. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
  1544. RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0),
  1545. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
  1546. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10),
  1547. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11),
  1548. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9),
  1549. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  1550. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1551. RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  1552. };
  1553. static const unsigned int du_rgb888_mux[] = {
  1554. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1555. DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
  1556. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1557. DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
  1558. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1559. DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
  1560. };
  1561. static const unsigned int du_clk_out_0_pins[] = {
  1562. /* CLKOUT */
  1563. RCAR_GP_PIN(1, 3),
  1564. };
  1565. static const unsigned int du_clk_out_0_mux[] = {
  1566. DU_DOTCLKOUT0_MARK
  1567. };
  1568. static const unsigned int du_sync_pins[] = {
  1569. /* VSYNC, HSYNC */
  1570. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
  1571. };
  1572. static const unsigned int du_sync_mux[] = {
  1573. DU_VSYNC_MARK, DU_HSYNC_MARK
  1574. };
  1575. static const unsigned int du_cde_pins[] = {
  1576. /* CDE */
  1577. RCAR_GP_PIN(1, 0),
  1578. };
  1579. static const unsigned int du_cde_mux[] = {
  1580. DU_CDE_MARK,
  1581. };
  1582. static const unsigned int du_disp_pins[] = {
  1583. /* DISP */
  1584. RCAR_GP_PIN(1, 2),
  1585. };
  1586. static const unsigned int du_disp_mux[] = {
  1587. DU_DISP_MARK,
  1588. };
  1589. static const unsigned int du_disp_cde_pins[] = {
  1590. /* DISP/CDE */
  1591. RCAR_GP_PIN(1, 1),
  1592. };
  1593. static const unsigned int du_disp_cde_mux[] = {
  1594. DU_DISP_CDE_MARK,
  1595. };
  1596. static const unsigned int du_clk_in_0_pins[] = {
  1597. /* DOTCLKIN0 */
  1598. RCAR_GP_PIN(0, 16),
  1599. };
  1600. static const unsigned int du_clk_in_0_mux[] = {
  1601. DU_DOTCLKIN0_MARK,
  1602. };
  1603. static const unsigned int du_clk_in_1_pins[] = {
  1604. /* DOTCLKIN0 */
  1605. RCAR_GP_PIN(1, 1),
  1606. };
  1607. static const unsigned int du_clk_in_1_mux[] = {
  1608. DU_DOTCLKIN1_MARK,
  1609. };
  1610. /* - HSCIF0 --------------------------------------------------*/
  1611. static const unsigned int hscif0_data_a_pins[] = {
  1612. /* RX, TX */
  1613. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1614. };
  1615. static const unsigned int hscif0_data_a_mux[] = {
  1616. HRX0_A_MARK, HTX0_A_MARK,
  1617. };
  1618. static const unsigned int hscif0_clk_a_pins[] = {
  1619. /* SCK */
  1620. RCAR_GP_PIN(5, 7),
  1621. };
  1622. static const unsigned int hscif0_clk_a_mux[] = {
  1623. HSCK0_A_MARK,
  1624. };
  1625. static const unsigned int hscif0_ctrl_a_pins[] = {
  1626. /* RTS, CTS */
  1627. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
  1628. };
  1629. static const unsigned int hscif0_ctrl_a_mux[] = {
  1630. HRTS0_N_A_MARK, HCTS0_N_A_MARK,
  1631. };
  1632. static const unsigned int hscif0_data_b_pins[] = {
  1633. /* RX, TX */
  1634. RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
  1635. };
  1636. static const unsigned int hscif0_data_b_mux[] = {
  1637. HRX0_B_MARK, HTX0_B_MARK,
  1638. };
  1639. static const unsigned int hscif0_clk_b_pins[] = {
  1640. /* SCK */
  1641. RCAR_GP_PIN(6, 13),
  1642. };
  1643. static const unsigned int hscif0_clk_b_mux[] = {
  1644. HSCK0_B_MARK,
  1645. };
  1646. /* - HSCIF1 ------------------------------------------------- */
  1647. static const unsigned int hscif1_data_a_pins[] = {
  1648. /* RX, TX */
  1649. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1650. };
  1651. static const unsigned int hscif1_data_a_mux[] = {
  1652. HRX1_A_MARK, HTX1_A_MARK,
  1653. };
  1654. static const unsigned int hscif1_clk_a_pins[] = {
  1655. /* SCK */
  1656. RCAR_GP_PIN(5, 0),
  1657. };
  1658. static const unsigned int hscif1_clk_a_mux[] = {
  1659. HSCK1_A_MARK,
  1660. };
  1661. static const unsigned int hscif1_data_b_pins[] = {
  1662. /* RX, TX */
  1663. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2),
  1664. };
  1665. static const unsigned int hscif1_data_b_mux[] = {
  1666. HRX1_B_MARK, HTX1_B_MARK,
  1667. };
  1668. static const unsigned int hscif1_clk_b_pins[] = {
  1669. /* SCK */
  1670. RCAR_GP_PIN(3, 0),
  1671. };
  1672. static const unsigned int hscif1_clk_b_mux[] = {
  1673. HSCK1_B_MARK,
  1674. };
  1675. static const unsigned int hscif1_ctrl_b_pins[] = {
  1676. /* RTS, CTS */
  1677. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
  1678. };
  1679. static const unsigned int hscif1_ctrl_b_mux[] = {
  1680. HRTS1_N_B_MARK, HCTS1_N_B_MARK,
  1681. };
  1682. /* - HSCIF2 ------------------------------------------------- */
  1683. static const unsigned int hscif2_data_a_pins[] = {
  1684. /* RX, TX */
  1685. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1686. };
  1687. static const unsigned int hscif2_data_a_mux[] = {
  1688. HRX2_A_MARK, HTX2_A_MARK,
  1689. };
  1690. static const unsigned int hscif2_clk_a_pins[] = {
  1691. /* SCK */
  1692. RCAR_GP_PIN(6, 14),
  1693. };
  1694. static const unsigned int hscif2_clk_a_mux[] = {
  1695. HSCK2_A_MARK,
  1696. };
  1697. static const unsigned int hscif2_ctrl_a_pins[] = {
  1698. /* RTS, CTS */
  1699. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
  1700. };
  1701. static const unsigned int hscif2_ctrl_a_mux[] = {
  1702. HRTS2_N_A_MARK, HCTS2_N_A_MARK,
  1703. };
  1704. static const unsigned int hscif2_data_b_pins[] = {
  1705. /* RX, TX */
  1706. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  1707. };
  1708. static const unsigned int hscif2_data_b_mux[] = {
  1709. HRX2_B_MARK, HTX2_B_MARK,
  1710. };
  1711. /* - HSCIF3 ------------------------------------------------*/
  1712. static const unsigned int hscif3_data_a_pins[] = {
  1713. /* RX, TX */
  1714. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  1715. };
  1716. static const unsigned int hscif3_data_a_mux[] = {
  1717. HRX3_A_MARK, HTX3_A_MARK,
  1718. };
  1719. static const unsigned int hscif3_data_b_pins[] = {
  1720. /* RX, TX */
  1721. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  1722. };
  1723. static const unsigned int hscif3_data_b_mux[] = {
  1724. HRX3_B_MARK, HTX3_B_MARK,
  1725. };
  1726. static const unsigned int hscif3_clk_b_pins[] = {
  1727. /* SCK */
  1728. RCAR_GP_PIN(0, 4),
  1729. };
  1730. static const unsigned int hscif3_clk_b_mux[] = {
  1731. HSCK3_B_MARK,
  1732. };
  1733. static const unsigned int hscif3_data_c_pins[] = {
  1734. /* RX, TX */
  1735. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 9),
  1736. };
  1737. static const unsigned int hscif3_data_c_mux[] = {
  1738. HRX3_C_MARK, HTX3_C_MARK,
  1739. };
  1740. static const unsigned int hscif3_clk_c_pins[] = {
  1741. /* SCK */
  1742. RCAR_GP_PIN(2, 11),
  1743. };
  1744. static const unsigned int hscif3_clk_c_mux[] = {
  1745. HSCK3_C_MARK,
  1746. };
  1747. static const unsigned int hscif3_ctrl_c_pins[] = {
  1748. /* RTS, CTS */
  1749. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 12),
  1750. };
  1751. static const unsigned int hscif3_ctrl_c_mux[] = {
  1752. HRTS3_N_C_MARK, HCTS3_N_C_MARK,
  1753. };
  1754. static const unsigned int hscif3_data_d_pins[] = {
  1755. /* RX, TX */
  1756. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 0),
  1757. };
  1758. static const unsigned int hscif3_data_d_mux[] = {
  1759. HRX3_D_MARK, HTX3_D_MARK,
  1760. };
  1761. static const unsigned int hscif3_data_e_pins[] = {
  1762. /* RX, TX */
  1763. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  1764. };
  1765. static const unsigned int hscif3_data_e_mux[] = {
  1766. HRX3_E_MARK, HTX3_E_MARK,
  1767. };
  1768. static const unsigned int hscif3_ctrl_e_pins[] = {
  1769. /* RTS, CTS */
  1770. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 8),
  1771. };
  1772. static const unsigned int hscif3_ctrl_e_mux[] = {
  1773. HRTS3_N_E_MARK, HCTS3_N_E_MARK,
  1774. };
  1775. /* - HSCIF4 -------------------------------------------------- */
  1776. static const unsigned int hscif4_data_a_pins[] = {
  1777. /* RX, TX */
  1778. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3),
  1779. };
  1780. static const unsigned int hscif4_data_a_mux[] = {
  1781. HRX4_A_MARK, HTX4_A_MARK,
  1782. };
  1783. static const unsigned int hscif4_clk_a_pins[] = {
  1784. /* SCK */
  1785. RCAR_GP_PIN(2, 0),
  1786. };
  1787. static const unsigned int hscif4_clk_a_mux[] = {
  1788. HSCK4_A_MARK,
  1789. };
  1790. static const unsigned int hscif4_ctrl_a_pins[] = {
  1791. /* RTS, CTS */
  1792. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1),
  1793. };
  1794. static const unsigned int hscif4_ctrl_a_mux[] = {
  1795. HRTS4_N_A_MARK, HCTS4_N_A_MARK,
  1796. };
  1797. static const unsigned int hscif4_data_b_pins[] = {
  1798. /* RX, TX */
  1799. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
  1800. };
  1801. static const unsigned int hscif4_data_b_mux[] = {
  1802. HRX4_B_MARK, HTX4_B_MARK,
  1803. };
  1804. static const unsigned int hscif4_clk_b_pins[] = {
  1805. /* SCK */
  1806. RCAR_GP_PIN(2, 6),
  1807. };
  1808. static const unsigned int hscif4_clk_b_mux[] = {
  1809. HSCK4_B_MARK,
  1810. };
  1811. static const unsigned int hscif4_data_c_pins[] = {
  1812. /* RX, TX */
  1813. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  1814. };
  1815. static const unsigned int hscif4_data_c_mux[] = {
  1816. HRX4_C_MARK, HTX4_C_MARK,
  1817. };
  1818. static const unsigned int hscif4_data_d_pins[] = {
  1819. /* RX, TX */
  1820. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  1821. };
  1822. static const unsigned int hscif4_data_d_mux[] = {
  1823. HRX4_D_MARK, HTX4_D_MARK,
  1824. };
  1825. static const unsigned int hscif4_data_e_pins[] = {
  1826. /* RX, TX */
  1827. RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  1828. };
  1829. static const unsigned int hscif4_data_e_mux[] = {
  1830. HRX4_E_MARK, HTX4_E_MARK,
  1831. };
  1832. /* - I2C -------------------------------------------------------------------- */
  1833. static const unsigned int i2c1_a_pins[] = {
  1834. /* SCL, SDA */
  1835. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1836. };
  1837. static const unsigned int i2c1_a_mux[] = {
  1838. SCL1_A_MARK, SDA1_A_MARK,
  1839. };
  1840. static const unsigned int i2c1_b_pins[] = {
  1841. /* SCL, SDA */
  1842. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  1843. };
  1844. static const unsigned int i2c1_b_mux[] = {
  1845. SCL1_B_MARK, SDA1_B_MARK,
  1846. };
  1847. static const unsigned int i2c1_c_pins[] = {
  1848. /* SCL, SDA */
  1849. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 5),
  1850. };
  1851. static const unsigned int i2c1_c_mux[] = {
  1852. SCL1_C_MARK, SDA1_C_MARK,
  1853. };
  1854. static const unsigned int i2c1_d_pins[] = {
  1855. /* SCL, SDA */
  1856. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15),
  1857. };
  1858. static const unsigned int i2c1_d_mux[] = {
  1859. SCL1_D_MARK, SDA1_D_MARK,
  1860. };
  1861. static const unsigned int i2c2_a_pins[] = {
  1862. /* SCL, SDA */
  1863. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 0),
  1864. };
  1865. static const unsigned int i2c2_a_mux[] = {
  1866. SCL2_A_MARK, SDA2_A_MARK,
  1867. };
  1868. static const unsigned int i2c2_b_pins[] = {
  1869. /* SCL, SDA */
  1870. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  1871. };
  1872. static const unsigned int i2c2_b_mux[] = {
  1873. SCL2_B_MARK, SDA2_B_MARK,
  1874. };
  1875. static const unsigned int i2c2_c_pins[] = {
  1876. /* SCL, SDA */
  1877. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3),
  1878. };
  1879. static const unsigned int i2c2_c_mux[] = {
  1880. SCL2_C_MARK, SDA2_C_MARK,
  1881. };
  1882. static const unsigned int i2c2_d_pins[] = {
  1883. /* SCL, SDA */
  1884. RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
  1885. };
  1886. static const unsigned int i2c2_d_mux[] = {
  1887. SCL2_D_MARK, SDA2_D_MARK,
  1888. };
  1889. static const unsigned int i2c2_e_pins[] = {
  1890. /* SCL, SDA */
  1891. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 0),
  1892. };
  1893. static const unsigned int i2c2_e_mux[] = {
  1894. SCL2_E_MARK, SDA2_E_MARK,
  1895. };
  1896. static const unsigned int i2c4_pins[] = {
  1897. /* SCL, SDA */
  1898. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  1899. };
  1900. static const unsigned int i2c4_mux[] = {
  1901. SCL4_MARK, SDA4_MARK,
  1902. };
  1903. static const unsigned int i2c5_pins[] = {
  1904. /* SCL, SDA */
  1905. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  1906. };
  1907. static const unsigned int i2c5_mux[] = {
  1908. SCL5_MARK, SDA5_MARK,
  1909. };
  1910. static const unsigned int i2c6_a_pins[] = {
  1911. /* SCL, SDA */
  1912. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8),
  1913. };
  1914. static const unsigned int i2c6_a_mux[] = {
  1915. SCL6_A_MARK, SDA6_A_MARK,
  1916. };
  1917. static const unsigned int i2c6_b_pins[] = {
  1918. /* SCL, SDA */
  1919. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
  1920. };
  1921. static const unsigned int i2c6_b_mux[] = {
  1922. SCL6_B_MARK, SDA6_B_MARK,
  1923. };
  1924. static const unsigned int i2c7_a_pins[] = {
  1925. /* SCL, SDA */
  1926. RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25),
  1927. };
  1928. static const unsigned int i2c7_a_mux[] = {
  1929. SCL7_A_MARK, SDA7_A_MARK,
  1930. };
  1931. static const unsigned int i2c7_b_pins[] = {
  1932. /* SCL, SDA */
  1933. RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
  1934. };
  1935. static const unsigned int i2c7_b_mux[] = {
  1936. SCL7_B_MARK, SDA7_B_MARK,
  1937. };
  1938. /* - INTC-EX ---------------------------------------------------------------- */
  1939. static const unsigned int intc_ex_irq0_pins[] = {
  1940. /* IRQ0 */
  1941. RCAR_GP_PIN(1, 0),
  1942. };
  1943. static const unsigned int intc_ex_irq0_mux[] = {
  1944. IRQ0_MARK,
  1945. };
  1946. /* - MSIOF0 ----------------------------------------------------------------- */
  1947. static const unsigned int msiof0_clk_pins[] = {
  1948. /* SCK */
  1949. RCAR_GP_PIN(5, 10),
  1950. };
  1951. static const unsigned int msiof0_clk_mux[] = {
  1952. MSIOF0_SCK_MARK,
  1953. };
  1954. static const unsigned int msiof0_sync_pins[] = {
  1955. /* SYNC */
  1956. RCAR_GP_PIN(5, 13),
  1957. };
  1958. static const unsigned int msiof0_sync_mux[] = {
  1959. MSIOF0_SYNC_MARK,
  1960. };
  1961. static const unsigned int msiof0_ss1_pins[] = {
  1962. /* SS1 */
  1963. RCAR_GP_PIN(5, 14),
  1964. };
  1965. static const unsigned int msiof0_ss1_mux[] = {
  1966. MSIOF0_SS1_MARK,
  1967. };
  1968. static const unsigned int msiof0_ss2_pins[] = {
  1969. /* SS2 */
  1970. RCAR_GP_PIN(5, 15),
  1971. };
  1972. static const unsigned int msiof0_ss2_mux[] = {
  1973. MSIOF0_SS2_MARK,
  1974. };
  1975. static const unsigned int msiof0_txd_pins[] = {
  1976. /* TXD */
  1977. RCAR_GP_PIN(5, 12),
  1978. };
  1979. static const unsigned int msiof0_txd_mux[] = {
  1980. MSIOF0_TXD_MARK,
  1981. };
  1982. static const unsigned int msiof0_rxd_pins[] = {
  1983. /* RXD */
  1984. RCAR_GP_PIN(5, 11),
  1985. };
  1986. static const unsigned int msiof0_rxd_mux[] = {
  1987. MSIOF0_RXD_MARK,
  1988. };
  1989. /* - MSIOF1 ----------------------------------------------------------------- */
  1990. static const unsigned int msiof1_clk_pins[] = {
  1991. /* SCK */
  1992. RCAR_GP_PIN(1, 19),
  1993. };
  1994. static const unsigned int msiof1_clk_mux[] = {
  1995. MSIOF1_SCK_MARK,
  1996. };
  1997. static const unsigned int msiof1_sync_pins[] = {
  1998. /* SYNC */
  1999. RCAR_GP_PIN(1, 16),
  2000. };
  2001. static const unsigned int msiof1_sync_mux[] = {
  2002. MSIOF1_SYNC_MARK,
  2003. };
  2004. static const unsigned int msiof1_ss1_pins[] = {
  2005. /* SS1 */
  2006. RCAR_GP_PIN(1, 14),
  2007. };
  2008. static const unsigned int msiof1_ss1_mux[] = {
  2009. MSIOF1_SS1_MARK,
  2010. };
  2011. static const unsigned int msiof1_ss2_pins[] = {
  2012. /* SS2 */
  2013. RCAR_GP_PIN(1, 15),
  2014. };
  2015. static const unsigned int msiof1_ss2_mux[] = {
  2016. MSIOF1_SS2_MARK,
  2017. };
  2018. static const unsigned int msiof1_txd_pins[] = {
  2019. /* TXD */
  2020. RCAR_GP_PIN(1, 18),
  2021. };
  2022. static const unsigned int msiof1_txd_mux[] = {
  2023. MSIOF1_TXD_MARK,
  2024. };
  2025. static const unsigned int msiof1_rxd_pins[] = {
  2026. /* RXD */
  2027. RCAR_GP_PIN(1, 17),
  2028. };
  2029. static const unsigned int msiof1_rxd_mux[] = {
  2030. MSIOF1_RXD_MARK,
  2031. };
  2032. /* - MSIOF2 ----------------------------------------------------------------- */
  2033. static const unsigned int msiof2_clk_a_pins[] = {
  2034. /* SCK */
  2035. RCAR_GP_PIN(0, 8),
  2036. };
  2037. static const unsigned int msiof2_clk_a_mux[] = {
  2038. MSIOF2_SCK_A_MARK,
  2039. };
  2040. static const unsigned int msiof2_sync_a_pins[] = {
  2041. /* SYNC */
  2042. RCAR_GP_PIN(0, 9),
  2043. };
  2044. static const unsigned int msiof2_sync_a_mux[] = {
  2045. MSIOF2_SYNC_A_MARK,
  2046. };
  2047. static const unsigned int msiof2_ss1_a_pins[] = {
  2048. /* SS1 */
  2049. RCAR_GP_PIN(0, 15),
  2050. };
  2051. static const unsigned int msiof2_ss1_a_mux[] = {
  2052. MSIOF2_SS1_A_MARK,
  2053. };
  2054. static const unsigned int msiof2_ss2_a_pins[] = {
  2055. /* SS2 */
  2056. RCAR_GP_PIN(0, 14),
  2057. };
  2058. static const unsigned int msiof2_ss2_a_mux[] = {
  2059. MSIOF2_SS2_A_MARK,
  2060. };
  2061. static const unsigned int msiof2_txd_a_pins[] = {
  2062. /* TXD */
  2063. RCAR_GP_PIN(0, 11),
  2064. };
  2065. static const unsigned int msiof2_txd_a_mux[] = {
  2066. MSIOF2_TXD_A_MARK,
  2067. };
  2068. static const unsigned int msiof2_rxd_a_pins[] = {
  2069. /* RXD */
  2070. RCAR_GP_PIN(0, 10),
  2071. };
  2072. static const unsigned int msiof2_rxd_a_mux[] = {
  2073. MSIOF2_RXD_A_MARK,
  2074. };
  2075. static const unsigned int msiof2_clk_b_pins[] = {
  2076. /* SCK */
  2077. RCAR_GP_PIN(1, 13),
  2078. };
  2079. static const unsigned int msiof2_clk_b_mux[] = {
  2080. MSIOF2_SCK_B_MARK,
  2081. };
  2082. static const unsigned int msiof2_sync_b_pins[] = {
  2083. /* SYNC */
  2084. RCAR_GP_PIN(1, 10),
  2085. };
  2086. static const unsigned int msiof2_sync_b_mux[] = {
  2087. MSIOF2_SYNC_B_MARK,
  2088. };
  2089. static const unsigned int msiof2_ss1_b_pins[] = {
  2090. /* SS1 */
  2091. RCAR_GP_PIN(1, 16),
  2092. };
  2093. static const unsigned int msiof2_ss1_b_mux[] = {
  2094. MSIOF2_SS1_B_MARK,
  2095. };
  2096. static const unsigned int msiof2_ss2_b_pins[] = {
  2097. /* SS2 */
  2098. RCAR_GP_PIN(1, 12),
  2099. };
  2100. static const unsigned int msiof2_ss2_b_mux[] = {
  2101. MSIOF2_SS2_B_MARK,
  2102. };
  2103. static const unsigned int msiof2_txd_b_pins[] = {
  2104. /* TXD */
  2105. RCAR_GP_PIN(1, 15),
  2106. };
  2107. static const unsigned int msiof2_txd_b_mux[] = {
  2108. MSIOF2_TXD_B_MARK,
  2109. };
  2110. static const unsigned int msiof2_rxd_b_pins[] = {
  2111. /* RXD */
  2112. RCAR_GP_PIN(1, 14),
  2113. };
  2114. static const unsigned int msiof2_rxd_b_mux[] = {
  2115. MSIOF2_RXD_B_MARK,
  2116. };
  2117. /* - MSIOF3 ----------------------------------------------------------------- */
  2118. static const unsigned int msiof3_clk_a_pins[] = {
  2119. /* SCK */
  2120. RCAR_GP_PIN(0, 0),
  2121. };
  2122. static const unsigned int msiof3_clk_a_mux[] = {
  2123. MSIOF3_SCK_A_MARK,
  2124. };
  2125. static const unsigned int msiof3_sync_a_pins[] = {
  2126. /* SYNC */
  2127. RCAR_GP_PIN(0, 1),
  2128. };
  2129. static const unsigned int msiof3_sync_a_mux[] = {
  2130. MSIOF3_SYNC_A_MARK,
  2131. };
  2132. static const unsigned int msiof3_ss1_a_pins[] = {
  2133. /* SS1 */
  2134. RCAR_GP_PIN(0, 15),
  2135. };
  2136. static const unsigned int msiof3_ss1_a_mux[] = {
  2137. MSIOF3_SS1_A_MARK,
  2138. };
  2139. static const unsigned int msiof3_ss2_a_pins[] = {
  2140. /* SS2 */
  2141. RCAR_GP_PIN(0, 4),
  2142. };
  2143. static const unsigned int msiof3_ss2_a_mux[] = {
  2144. MSIOF3_SS2_A_MARK,
  2145. };
  2146. static const unsigned int msiof3_txd_a_pins[] = {
  2147. /* TXD */
  2148. RCAR_GP_PIN(0, 3),
  2149. };
  2150. static const unsigned int msiof3_txd_a_mux[] = {
  2151. MSIOF3_TXD_A_MARK,
  2152. };
  2153. static const unsigned int msiof3_rxd_a_pins[] = {
  2154. /* RXD */
  2155. RCAR_GP_PIN(0, 2),
  2156. };
  2157. static const unsigned int msiof3_rxd_a_mux[] = {
  2158. MSIOF3_RXD_A_MARK,
  2159. };
  2160. static const unsigned int msiof3_clk_b_pins[] = {
  2161. /* SCK */
  2162. RCAR_GP_PIN(1, 5),
  2163. };
  2164. static const unsigned int msiof3_clk_b_mux[] = {
  2165. MSIOF3_SCK_B_MARK,
  2166. };
  2167. static const unsigned int msiof3_sync_b_pins[] = {
  2168. /* SYNC */
  2169. RCAR_GP_PIN(1, 4),
  2170. };
  2171. static const unsigned int msiof3_sync_b_mux[] = {
  2172. MSIOF3_SYNC_B_MARK,
  2173. };
  2174. static const unsigned int msiof3_ss1_b_pins[] = {
  2175. /* SS1 */
  2176. RCAR_GP_PIN(1, 0),
  2177. };
  2178. static const unsigned int msiof3_ss1_b_mux[] = {
  2179. MSIOF3_SS1_B_MARK,
  2180. };
  2181. static const unsigned int msiof3_txd_b_pins[] = {
  2182. /* TXD */
  2183. RCAR_GP_PIN(1, 7),
  2184. };
  2185. static const unsigned int msiof3_txd_b_mux[] = {
  2186. MSIOF3_TXD_B_MARK,
  2187. };
  2188. static const unsigned int msiof3_rxd_b_pins[] = {
  2189. /* RXD */
  2190. RCAR_GP_PIN(1, 6),
  2191. };
  2192. static const unsigned int msiof3_rxd_b_mux[] = {
  2193. MSIOF3_RXD_B_MARK,
  2194. };
  2195. /* - PWM0 --------------------------------------------------------------------*/
  2196. static const unsigned int pwm0_a_pins[] = {
  2197. /* PWM */
  2198. RCAR_GP_PIN(2, 22),
  2199. };
  2200. static const unsigned int pwm0_a_mux[] = {
  2201. PWM0_A_MARK,
  2202. };
  2203. static const unsigned int pwm0_b_pins[] = {
  2204. /* PWM */
  2205. RCAR_GP_PIN(6, 3),
  2206. };
  2207. static const unsigned int pwm0_b_mux[] = {
  2208. PWM0_B_MARK,
  2209. };
  2210. /* - PWM1 --------------------------------------------------------------------*/
  2211. static const unsigned int pwm1_a_pins[] = {
  2212. /* PWM */
  2213. RCAR_GP_PIN(2, 23),
  2214. };
  2215. static const unsigned int pwm1_a_mux[] = {
  2216. PWM1_A_MARK,
  2217. };
  2218. static const unsigned int pwm1_b_pins[] = {
  2219. /* PWM */
  2220. RCAR_GP_PIN(6, 4),
  2221. };
  2222. static const unsigned int pwm1_b_mux[] = {
  2223. PWM1_B_MARK,
  2224. };
  2225. /* - PWM2 --------------------------------------------------------------------*/
  2226. static const unsigned int pwm2_a_pins[] = {
  2227. /* PWM */
  2228. RCAR_GP_PIN(1, 0),
  2229. };
  2230. static const unsigned int pwm2_a_mux[] = {
  2231. PWM2_A_MARK,
  2232. };
  2233. static const unsigned int pwm2_b_pins[] = {
  2234. /* PWM */
  2235. RCAR_GP_PIN(1, 4),
  2236. };
  2237. static const unsigned int pwm2_b_mux[] = {
  2238. PWM2_B_MARK,
  2239. };
  2240. static const unsigned int pwm2_c_pins[] = {
  2241. /* PWM */
  2242. RCAR_GP_PIN(6, 5),
  2243. };
  2244. static const unsigned int pwm2_c_mux[] = {
  2245. PWM2_C_MARK,
  2246. };
  2247. /* - PWM3 --------------------------------------------------------------------*/
  2248. static const unsigned int pwm3_a_pins[] = {
  2249. /* PWM */
  2250. RCAR_GP_PIN(1, 1),
  2251. };
  2252. static const unsigned int pwm3_a_mux[] = {
  2253. PWM3_A_MARK,
  2254. };
  2255. static const unsigned int pwm3_b_pins[] = {
  2256. /* PWM */
  2257. RCAR_GP_PIN(1, 5),
  2258. };
  2259. static const unsigned int pwm3_b_mux[] = {
  2260. PWM3_B_MARK,
  2261. };
  2262. static const unsigned int pwm3_c_pins[] = {
  2263. /* PWM */
  2264. RCAR_GP_PIN(6, 6),
  2265. };
  2266. static const unsigned int pwm3_c_mux[] = {
  2267. PWM3_C_MARK,
  2268. };
  2269. /* - PWM4 --------------------------------------------------------------------*/
  2270. static const unsigned int pwm4_a_pins[] = {
  2271. /* PWM */
  2272. RCAR_GP_PIN(1, 3),
  2273. };
  2274. static const unsigned int pwm4_a_mux[] = {
  2275. PWM4_A_MARK,
  2276. };
  2277. static const unsigned int pwm4_b_pins[] = {
  2278. /* PWM */
  2279. RCAR_GP_PIN(6, 7),
  2280. };
  2281. static const unsigned int pwm4_b_mux[] = {
  2282. PWM4_B_MARK,
  2283. };
  2284. /* - PWM5 --------------------------------------------------------------------*/
  2285. static const unsigned int pwm5_a_pins[] = {
  2286. /* PWM */
  2287. RCAR_GP_PIN(2, 24),
  2288. };
  2289. static const unsigned int pwm5_a_mux[] = {
  2290. PWM5_A_MARK,
  2291. };
  2292. static const unsigned int pwm5_b_pins[] = {
  2293. /* PWM */
  2294. RCAR_GP_PIN(6, 10),
  2295. };
  2296. static const unsigned int pwm5_b_mux[] = {
  2297. PWM5_B_MARK,
  2298. };
  2299. /* - PWM6 --------------------------------------------------------------------*/
  2300. static const unsigned int pwm6_a_pins[] = {
  2301. /* PWM */
  2302. RCAR_GP_PIN(2, 25),
  2303. };
  2304. static const unsigned int pwm6_a_mux[] = {
  2305. PWM6_A_MARK,
  2306. };
  2307. static const unsigned int pwm6_b_pins[] = {
  2308. /* PWM */
  2309. RCAR_GP_PIN(6, 11),
  2310. };
  2311. static const unsigned int pwm6_b_mux[] = {
  2312. PWM6_B_MARK,
  2313. };
  2314. /* - SCIF0 ------------------------------------------------------------------ */
  2315. static const unsigned int scif0_data_a_pins[] = {
  2316. /* RX, TX */
  2317. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  2318. };
  2319. static const unsigned int scif0_data_a_mux[] = {
  2320. RX0_A_MARK, TX0_A_MARK,
  2321. };
  2322. static const unsigned int scif0_clk_a_pins[] = {
  2323. /* SCK */
  2324. RCAR_GP_PIN(5, 0),
  2325. };
  2326. static const unsigned int scif0_clk_a_mux[] = {
  2327. SCK0_A_MARK,
  2328. };
  2329. static const unsigned int scif0_ctrl_a_pins[] = {
  2330. /* RTS, CTS */
  2331. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
  2332. };
  2333. static const unsigned int scif0_ctrl_a_mux[] = {
  2334. RTS0_N_TANS_A_MARK, CTS0_N_A_MARK,
  2335. };
  2336. static const unsigned int scif0_data_b_pins[] = {
  2337. /* RX, TX */
  2338. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
  2339. };
  2340. static const unsigned int scif0_data_b_mux[] = {
  2341. RX0_B_MARK, TX0_B_MARK,
  2342. };
  2343. static const unsigned int scif0_clk_b_pins[] = {
  2344. /* SCK */
  2345. RCAR_GP_PIN(5, 18),
  2346. };
  2347. static const unsigned int scif0_clk_b_mux[] = {
  2348. SCK0_B_MARK,
  2349. };
  2350. /* - SCIF1 ------------------------------------------------------------------ */
  2351. static const unsigned int scif1_data_pins[] = {
  2352. /* RX, TX */
  2353. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2354. };
  2355. static const unsigned int scif1_data_mux[] = {
  2356. RX1_MARK, TX1_MARK,
  2357. };
  2358. static const unsigned int scif1_clk_pins[] = {
  2359. /* SCK */
  2360. RCAR_GP_PIN(5, 16),
  2361. };
  2362. static const unsigned int scif1_clk_mux[] = {
  2363. SCK1_MARK,
  2364. };
  2365. static const unsigned int scif1_ctrl_pins[] = {
  2366. /* RTS, CTS */
  2367. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 7),
  2368. };
  2369. static const unsigned int scif1_ctrl_mux[] = {
  2370. RTS1_N_TANS_MARK, CTS1_N_MARK,
  2371. };
  2372. /* - SCIF2 ------------------------------------------------------------------ */
  2373. static const unsigned int scif2_data_a_pins[] = {
  2374. /* RX, TX */
  2375. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
  2376. };
  2377. static const unsigned int scif2_data_a_mux[] = {
  2378. RX2_A_MARK, TX2_A_MARK,
  2379. };
  2380. static const unsigned int scif2_clk_a_pins[] = {
  2381. /* SCK */
  2382. RCAR_GP_PIN(5, 7),
  2383. };
  2384. static const unsigned int scif2_clk_a_mux[] = {
  2385. SCK2_A_MARK,
  2386. };
  2387. static const unsigned int scif2_data_b_pins[] = {
  2388. /* RX, TX */
  2389. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
  2390. };
  2391. static const unsigned int scif2_data_b_mux[] = {
  2392. RX2_B_MARK, TX2_B_MARK,
  2393. };
  2394. /* - SCIF3 ------------------------------------------------------------------ */
  2395. static const unsigned int scif3_data_a_pins[] = {
  2396. /* RX, TX */
  2397. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  2398. };
  2399. static const unsigned int scif3_data_a_mux[] = {
  2400. RX3_A_MARK, TX3_A_MARK,
  2401. };
  2402. static const unsigned int scif3_clk_a_pins[] = {
  2403. /* SCK */
  2404. RCAR_GP_PIN(0, 1),
  2405. };
  2406. static const unsigned int scif3_clk_a_mux[] = {
  2407. SCK3_A_MARK,
  2408. };
  2409. static const unsigned int scif3_ctrl_a_pins[] = {
  2410. /* RTS, CTS */
  2411. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7),
  2412. };
  2413. static const unsigned int scif3_ctrl_a_mux[] = {
  2414. RTS3_N_TANS_A_MARK, CTS3_N_A_MARK,
  2415. };
  2416. static const unsigned int scif3_data_b_pins[] = {
  2417. /* RX, TX */
  2418. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  2419. };
  2420. static const unsigned int scif3_data_b_mux[] = {
  2421. RX3_B_MARK, TX3_B_MARK,
  2422. };
  2423. static const unsigned int scif3_data_c_pins[] = {
  2424. /* RX, TX */
  2425. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
  2426. };
  2427. static const unsigned int scif3_data_c_mux[] = {
  2428. RX3_C_MARK, TX3_C_MARK,
  2429. };
  2430. static const unsigned int scif3_clk_c_pins[] = {
  2431. /* SCK */
  2432. RCAR_GP_PIN(2, 24),
  2433. };
  2434. static const unsigned int scif3_clk_c_mux[] = {
  2435. SCK3_C_MARK,
  2436. };
  2437. /* - SCIF4 ------------------------------------------------------------------ */
  2438. static const unsigned int scif4_data_a_pins[] = {
  2439. /* RX, TX */
  2440. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2441. };
  2442. static const unsigned int scif4_data_a_mux[] = {
  2443. RX4_A_MARK, TX4_A_MARK,
  2444. };
  2445. static const unsigned int scif4_clk_a_pins[] = {
  2446. /* SCK */
  2447. RCAR_GP_PIN(1, 5),
  2448. };
  2449. static const unsigned int scif4_clk_a_mux[] = {
  2450. SCK4_A_MARK,
  2451. };
  2452. static const unsigned int scif4_ctrl_a_pins[] = {
  2453. /* RTS, CTS */
  2454. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3),
  2455. };
  2456. static const unsigned int scif4_ctrl_a_mux[] = {
  2457. RTS4_N_TANS_A_MARK, CTS4_N_A_MARK,
  2458. };
  2459. static const unsigned int scif4_data_b_pins[] = {
  2460. /* RX, TX */
  2461. RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12),
  2462. };
  2463. static const unsigned int scif4_data_b_mux[] = {
  2464. RX4_B_MARK, TX4_B_MARK,
  2465. };
  2466. static const unsigned int scif4_clk_b_pins[] = {
  2467. /* SCK */
  2468. RCAR_GP_PIN(0, 8),
  2469. };
  2470. static const unsigned int scif4_clk_b_mux[] = {
  2471. SCK4_B_MARK,
  2472. };
  2473. static const unsigned int scif4_data_c_pins[] = {
  2474. /* RX, TX */
  2475. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  2476. };
  2477. static const unsigned int scif4_data_c_mux[] = {
  2478. RX4_C_MARK, TX4_C_MARK,
  2479. };
  2480. static const unsigned int scif4_ctrl_c_pins[] = {
  2481. /* RTS, CTS */
  2482. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
  2483. };
  2484. static const unsigned int scif4_ctrl_c_mux[] = {
  2485. RTS4_N_TANS_C_MARK, CTS4_N_C_MARK,
  2486. };
  2487. /* - SCIF5 ------------------------------------------------------------------ */
  2488. static const unsigned int scif5_data_a_pins[] = {
  2489. /* RX, TX */
  2490. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 9),
  2491. };
  2492. static const unsigned int scif5_data_a_mux[] = {
  2493. RX5_A_MARK, TX5_A_MARK,
  2494. };
  2495. static const unsigned int scif5_clk_a_pins[] = {
  2496. /* SCK */
  2497. RCAR_GP_PIN(1, 13),
  2498. };
  2499. static const unsigned int scif5_clk_a_mux[] = {
  2500. SCK5_A_MARK,
  2501. };
  2502. static const unsigned int scif5_data_b_pins[] = {
  2503. /* RX, TX */
  2504. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
  2505. };
  2506. static const unsigned int scif5_data_b_mux[] = {
  2507. RX5_B_MARK, TX5_B_MARK,
  2508. };
  2509. static const unsigned int scif5_data_c_pins[] = {
  2510. /* RX, TX */
  2511. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  2512. };
  2513. static const unsigned int scif5_data_c_mux[] = {
  2514. RX5_C_MARK, TX5_C_MARK,
  2515. };
  2516. /* - SCIF Clock ------------------------------------------------------------- */
  2517. static const unsigned int scif_clk_a_pins[] = {
  2518. /* SCIF_CLK */
  2519. RCAR_GP_PIN(5, 3),
  2520. };
  2521. static const unsigned int scif_clk_a_mux[] = {
  2522. SCIF_CLK_A_MARK,
  2523. };
  2524. static const unsigned int scif_clk_b_pins[] = {
  2525. /* SCIF_CLK */
  2526. RCAR_GP_PIN(5, 7),
  2527. };
  2528. static const unsigned int scif_clk_b_mux[] = {
  2529. SCIF_CLK_B_MARK,
  2530. };
  2531. /* - SDHI0 ------------------------------------------------------------------ */
  2532. static const unsigned int sdhi0_data1_pins[] = {
  2533. /* D0 */
  2534. RCAR_GP_PIN(3, 2),
  2535. };
  2536. static const unsigned int sdhi0_data1_mux[] = {
  2537. SD0_DAT0_MARK,
  2538. };
  2539. static const unsigned int sdhi0_data4_pins[] = {
  2540. /* D[0:3] */
  2541. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  2542. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  2543. };
  2544. static const unsigned int sdhi0_data4_mux[] = {
  2545. SD0_DAT0_MARK, SD0_DAT1_MARK,
  2546. SD0_DAT2_MARK, SD0_DAT3_MARK,
  2547. };
  2548. static const unsigned int sdhi0_ctrl_pins[] = {
  2549. /* CLK, CMD */
  2550. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  2551. };
  2552. static const unsigned int sdhi0_ctrl_mux[] = {
  2553. SD0_CLK_MARK, SD0_CMD_MARK,
  2554. };
  2555. static const unsigned int sdhi0_cd_pins[] = {
  2556. /* CD */
  2557. RCAR_GP_PIN(3, 12),
  2558. };
  2559. static const unsigned int sdhi0_cd_mux[] = {
  2560. SD0_CD_MARK,
  2561. };
  2562. static const unsigned int sdhi0_wp_pins[] = {
  2563. /* WP */
  2564. RCAR_GP_PIN(3, 13),
  2565. };
  2566. static const unsigned int sdhi0_wp_mux[] = {
  2567. SD0_WP_MARK,
  2568. };
  2569. /* - SDHI1 ------------------------------------------------------------------ */
  2570. static const unsigned int sdhi1_data1_pins[] = {
  2571. /* D0 */
  2572. RCAR_GP_PIN(3, 8),
  2573. };
  2574. static const unsigned int sdhi1_data1_mux[] = {
  2575. SD1_DAT0_MARK,
  2576. };
  2577. static const unsigned int sdhi1_data4_pins[] = {
  2578. /* D[0:3] */
  2579. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  2580. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  2581. };
  2582. static const unsigned int sdhi1_data4_mux[] = {
  2583. SD1_DAT0_MARK, SD1_DAT1_MARK,
  2584. SD1_DAT2_MARK, SD1_DAT3_MARK,
  2585. };
  2586. static const unsigned int sdhi1_ctrl_pins[] = {
  2587. /* CLK, CMD */
  2588. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  2589. };
  2590. static const unsigned int sdhi1_ctrl_mux[] = {
  2591. SD1_CLK_MARK, SD1_CMD_MARK,
  2592. };
  2593. static const unsigned int sdhi1_cd_pins[] = {
  2594. /* CD */
  2595. RCAR_GP_PIN(3, 14),
  2596. };
  2597. static const unsigned int sdhi1_cd_mux[] = {
  2598. SD1_CD_MARK,
  2599. };
  2600. static const unsigned int sdhi1_wp_pins[] = {
  2601. /* WP */
  2602. RCAR_GP_PIN(3, 15),
  2603. };
  2604. static const unsigned int sdhi1_wp_mux[] = {
  2605. SD1_WP_MARK,
  2606. };
  2607. /* - SDHI3 ------------------------------------------------------------------ */
  2608. static const unsigned int sdhi3_data1_pins[] = {
  2609. /* D0 */
  2610. RCAR_GP_PIN(4, 2),
  2611. };
  2612. static const unsigned int sdhi3_data1_mux[] = {
  2613. SD3_DAT0_MARK,
  2614. };
  2615. static const unsigned int sdhi3_data4_pins[] = {
  2616. /* D[0:3] */
  2617. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  2618. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  2619. };
  2620. static const unsigned int sdhi3_data4_mux[] = {
  2621. SD3_DAT0_MARK, SD3_DAT1_MARK,
  2622. SD3_DAT2_MARK, SD3_DAT3_MARK,
  2623. };
  2624. static const unsigned int sdhi3_data8_pins[] = {
  2625. /* D[0:7] */
  2626. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  2627. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  2628. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  2629. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  2630. };
  2631. static const unsigned int sdhi3_data8_mux[] = {
  2632. SD3_DAT0_MARK, SD3_DAT1_MARK,
  2633. SD3_DAT2_MARK, SD3_DAT3_MARK,
  2634. SD3_DAT4_MARK, SD3_DAT5_MARK,
  2635. SD3_DAT6_MARK, SD3_DAT7_MARK,
  2636. };
  2637. static const unsigned int sdhi3_ctrl_pins[] = {
  2638. /* CLK, CMD */
  2639. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  2640. };
  2641. static const unsigned int sdhi3_ctrl_mux[] = {
  2642. SD3_CLK_MARK, SD3_CMD_MARK,
  2643. };
  2644. static const unsigned int sdhi3_cd_pins[] = {
  2645. /* CD */
  2646. RCAR_GP_PIN(3, 12),
  2647. };
  2648. static const unsigned int sdhi3_cd_mux[] = {
  2649. SD3_CD_MARK,
  2650. };
  2651. static const unsigned int sdhi3_wp_pins[] = {
  2652. /* WP */
  2653. RCAR_GP_PIN(3, 13),
  2654. };
  2655. static const unsigned int sdhi3_wp_mux[] = {
  2656. SD3_WP_MARK,
  2657. };
  2658. static const unsigned int sdhi3_ds_pins[] = {
  2659. /* DS */
  2660. RCAR_GP_PIN(4, 10),
  2661. };
  2662. static const unsigned int sdhi3_ds_mux[] = {
  2663. SD3_DS_MARK,
  2664. };
  2665. /* - SSI -------------------------------------------------------------------- */
  2666. static const unsigned int ssi0_data_pins[] = {
  2667. /* SDATA */
  2668. RCAR_GP_PIN(6, 2),
  2669. };
  2670. static const unsigned int ssi0_data_mux[] = {
  2671. SSI_SDATA0_MARK,
  2672. };
  2673. static const unsigned int ssi01239_ctrl_pins[] = {
  2674. /* SCK, WS */
  2675. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  2676. };
  2677. static const unsigned int ssi01239_ctrl_mux[] = {
  2678. SSI_SCK01239_MARK, SSI_WS01239_MARK,
  2679. };
  2680. static const unsigned int ssi1_data_pins[] = {
  2681. /* SDATA */
  2682. RCAR_GP_PIN(6, 3),
  2683. };
  2684. static const unsigned int ssi1_data_mux[] = {
  2685. SSI_SDATA1_MARK,
  2686. };
  2687. static const unsigned int ssi1_ctrl_pins[] = {
  2688. /* SCK, WS */
  2689. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  2690. };
  2691. static const unsigned int ssi1_ctrl_mux[] = {
  2692. SSI_SCK1_MARK, SSI_WS1_MARK,
  2693. };
  2694. static const unsigned int ssi2_data_pins[] = {
  2695. /* SDATA */
  2696. RCAR_GP_PIN(6, 4),
  2697. };
  2698. static const unsigned int ssi2_data_mux[] = {
  2699. SSI_SDATA2_MARK,
  2700. };
  2701. static const unsigned int ssi2_ctrl_a_pins[] = {
  2702. /* SCK, WS */
  2703. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  2704. };
  2705. static const unsigned int ssi2_ctrl_a_mux[] = {
  2706. SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
  2707. };
  2708. static const unsigned int ssi2_ctrl_b_pins[] = {
  2709. /* SCK, WS */
  2710. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  2711. };
  2712. static const unsigned int ssi2_ctrl_b_mux[] = {
  2713. SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
  2714. };
  2715. static const unsigned int ssi3_data_pins[] = {
  2716. /* SDATA */
  2717. RCAR_GP_PIN(6, 7),
  2718. };
  2719. static const unsigned int ssi3_data_mux[] = {
  2720. SSI_SDATA3_MARK,
  2721. };
  2722. static const unsigned int ssi349_ctrl_pins[] = {
  2723. /* SCK, WS */
  2724. RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
  2725. };
  2726. static const unsigned int ssi349_ctrl_mux[] = {
  2727. SSI_SCK349_MARK, SSI_WS349_MARK,
  2728. };
  2729. static const unsigned int ssi4_data_pins[] = {
  2730. /* SDATA */
  2731. RCAR_GP_PIN(6, 10),
  2732. };
  2733. static const unsigned int ssi4_data_mux[] = {
  2734. SSI_SDATA4_MARK,
  2735. };
  2736. static const unsigned int ssi4_ctrl_pins[] = {
  2737. /* SCK, WS */
  2738. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  2739. };
  2740. static const unsigned int ssi4_ctrl_mux[] = {
  2741. SSI_SCK4_MARK, SSI_WS4_MARK,
  2742. };
  2743. static const unsigned int ssi5_data_pins[] = {
  2744. /* SDATA */
  2745. RCAR_GP_PIN(6, 13),
  2746. };
  2747. static const unsigned int ssi5_data_mux[] = {
  2748. SSI_SDATA5_MARK,
  2749. };
  2750. static const unsigned int ssi5_ctrl_pins[] = {
  2751. /* SCK, WS */
  2752. RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
  2753. };
  2754. static const unsigned int ssi5_ctrl_mux[] = {
  2755. SSI_SCK5_MARK, SSI_WS5_MARK,
  2756. };
  2757. static const unsigned int ssi6_data_pins[] = {
  2758. /* SDATA */
  2759. RCAR_GP_PIN(6, 16),
  2760. };
  2761. static const unsigned int ssi6_data_mux[] = {
  2762. SSI_SDATA6_MARK,
  2763. };
  2764. static const unsigned int ssi6_ctrl_pins[] = {
  2765. /* SCK, WS */
  2766. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  2767. };
  2768. static const unsigned int ssi6_ctrl_mux[] = {
  2769. SSI_SCK6_MARK, SSI_WS6_MARK,
  2770. };
  2771. static const unsigned int ssi7_data_pins[] = {
  2772. /* SDATA */
  2773. RCAR_GP_PIN(5, 12),
  2774. };
  2775. static const unsigned int ssi7_data_mux[] = {
  2776. SSI_SDATA7_MARK,
  2777. };
  2778. static const unsigned int ssi78_ctrl_pins[] = {
  2779. /* SCK, WS */
  2780. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  2781. };
  2782. static const unsigned int ssi78_ctrl_mux[] = {
  2783. SSI_SCK78_MARK, SSI_WS78_MARK,
  2784. };
  2785. static const unsigned int ssi8_data_pins[] = {
  2786. /* SDATA */
  2787. RCAR_GP_PIN(5, 13),
  2788. };
  2789. static const unsigned int ssi8_data_mux[] = {
  2790. SSI_SDATA8_MARK,
  2791. };
  2792. static const unsigned int ssi9_data_pins[] = {
  2793. /* SDATA */
  2794. RCAR_GP_PIN(5, 16),
  2795. };
  2796. static const unsigned int ssi9_data_mux[] = {
  2797. SSI_SDATA9_MARK,
  2798. };
  2799. static const unsigned int ssi9_ctrl_a_pins[] = {
  2800. /* SCK, WS */
  2801. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 10),
  2802. };
  2803. static const unsigned int ssi9_ctrl_a_mux[] = {
  2804. SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
  2805. };
  2806. static const unsigned int ssi9_ctrl_b_pins[] = {
  2807. /* SCK, WS */
  2808. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2809. };
  2810. static const unsigned int ssi9_ctrl_b_mux[] = {
  2811. SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
  2812. };
  2813. /* - TMU -------------------------------------------------------------------- */
  2814. static const unsigned int tmu_tclk1_a_pins[] = {
  2815. /* TCLK */
  2816. RCAR_GP_PIN(3, 12),
  2817. };
  2818. static const unsigned int tmu_tclk1_a_mux[] = {
  2819. TCLK1_A_MARK,
  2820. };
  2821. static const unsigned int tmu_tclk1_b_pins[] = {
  2822. /* TCLK */
  2823. RCAR_GP_PIN(5, 17),
  2824. };
  2825. static const unsigned int tmu_tclk1_b_mux[] = {
  2826. TCLK1_B_MARK,
  2827. };
  2828. static const unsigned int tmu_tclk2_a_pins[] = {
  2829. /* TCLK */
  2830. RCAR_GP_PIN(3, 13),
  2831. };
  2832. static const unsigned int tmu_tclk2_a_mux[] = {
  2833. TCLK2_A_MARK,
  2834. };
  2835. static const unsigned int tmu_tclk2_b_pins[] = {
  2836. /* TCLK */
  2837. RCAR_GP_PIN(5, 18),
  2838. };
  2839. static const unsigned int tmu_tclk2_b_mux[] = {
  2840. TCLK2_B_MARK,
  2841. };
  2842. /* - USB0 ------------------------------------------------------------------- */
  2843. static const unsigned int usb0_a_pins[] = {
  2844. /* PWEN, OVC */
  2845. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
  2846. };
  2847. static const unsigned int usb0_a_mux[] = {
  2848. USB0_PWEN_A_MARK, USB0_OVC_A_MARK,
  2849. };
  2850. static const unsigned int usb0_b_pins[] = {
  2851. /* PWEN, OVC */
  2852. RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
  2853. };
  2854. static const unsigned int usb0_b_mux[] = {
  2855. USB0_PWEN_B_MARK, USB0_OVC_B_MARK,
  2856. };
  2857. static const unsigned int usb0_id_pins[] = {
  2858. /* ID */
  2859. RCAR_GP_PIN(5, 0)
  2860. };
  2861. static const unsigned int usb0_id_mux[] = {
  2862. USB1_ID_MARK,
  2863. };
  2864. /* - USB30 ------------------------------------------------------------------ */
  2865. static const unsigned int usb30_pins[] = {
  2866. /* PWEN, OVC */
  2867. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9),
  2868. };
  2869. static const unsigned int usb30_mux[] = {
  2870. USB30_PWEN_MARK, USB30_OVC_MARK,
  2871. };
  2872. static const unsigned int usb30_id_pins[] = {
  2873. /* ID */
  2874. RCAR_GP_PIN(5, 0),
  2875. };
  2876. static const unsigned int usb30_id_mux[] = {
  2877. USB3HS0_ID_MARK,
  2878. };
  2879. /* - VIN4 ------------------------------------------------------------------- */
  2880. static const unsigned int vin4_data8_a_pins[] = {
  2881. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2882. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2883. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  2884. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  2885. };
  2886. static const unsigned int vin4_data8_a_mux[] = {
  2887. VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
  2888. VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
  2889. VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
  2890. VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
  2891. };
  2892. static const unsigned int vin4_data10_a_pins[] = {
  2893. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2894. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2895. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  2896. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  2897. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  2898. };
  2899. static const unsigned int vin4_data10_a_mux[] = {
  2900. VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
  2901. VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
  2902. VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
  2903. VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
  2904. VI4_DATA8_MARK, VI4_DATA9_MARK,
  2905. };
  2906. static const unsigned int vin4_data12_a_pins[] = {
  2907. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2908. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2909. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  2910. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  2911. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  2912. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2913. };
  2914. static const unsigned int vin4_data12_a_mux[] = {
  2915. VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
  2916. VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
  2917. VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
  2918. VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
  2919. VI4_DATA8_MARK, VI4_DATA9_MARK,
  2920. VI4_DATA10_MARK, VI4_DATA11_MARK,
  2921. };
  2922. static const unsigned int vin4_data16_a_pins[] = {
  2923. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2924. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2925. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  2926. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  2927. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  2928. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2929. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  2930. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  2931. };
  2932. static const unsigned int vin4_data16_a_mux[] = {
  2933. VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
  2934. VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
  2935. VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
  2936. VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
  2937. VI4_DATA8_MARK, VI4_DATA9_MARK,
  2938. VI4_DATA10_MARK, VI4_DATA11_MARK,
  2939. VI4_DATA12_MARK, VI4_DATA13_MARK,
  2940. VI4_DATA14_MARK, VI4_DATA15_MARK,
  2941. };
  2942. static const unsigned int vin4_data20_a_pins[] = {
  2943. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2944. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2945. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  2946. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  2947. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  2948. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2949. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  2950. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  2951. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
  2952. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
  2953. };
  2954. static const unsigned int vin4_data20_a_mux[] = {
  2955. VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
  2956. VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
  2957. VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
  2958. VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
  2959. VI4_DATA8_MARK, VI4_DATA9_MARK,
  2960. VI4_DATA10_MARK, VI4_DATA11_MARK,
  2961. VI4_DATA12_MARK, VI4_DATA13_MARK,
  2962. VI4_DATA14_MARK, VI4_DATA15_MARK,
  2963. VI4_DATA16_MARK, VI4_DATA17_MARK,
  2964. VI4_DATA18_MARK, VI4_DATA19_MARK,
  2965. };
  2966. static const unsigned int vin4_data24_a_pins[] = {
  2967. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2968. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2969. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  2970. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  2971. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  2972. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2973. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  2974. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  2975. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
  2976. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
  2977. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  2978. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
  2979. };
  2980. static const unsigned int vin4_data24_a_mux[] = {
  2981. VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
  2982. VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
  2983. VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
  2984. VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
  2985. VI4_DATA8_MARK, VI4_DATA9_MARK,
  2986. VI4_DATA10_MARK, VI4_DATA11_MARK,
  2987. VI4_DATA12_MARK, VI4_DATA13_MARK,
  2988. VI4_DATA14_MARK, VI4_DATA15_MARK,
  2989. VI4_DATA16_MARK, VI4_DATA17_MARK,
  2990. VI4_DATA18_MARK, VI4_DATA19_MARK,
  2991. VI4_DATA20_MARK, VI4_DATA21_MARK,
  2992. VI4_DATA22_MARK, VI4_DATA23_MARK,
  2993. };
  2994. static const unsigned int vin4_data8_b_pins[] = {
  2995. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  2996. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  2997. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  2998. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  2999. };
  3000. static const unsigned int vin4_data8_b_mux[] = {
  3001. VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
  3002. VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
  3003. VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
  3004. VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
  3005. };
  3006. static const unsigned int vin4_data10_b_pins[] = {
  3007. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  3008. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  3009. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  3010. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  3011. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3012. };
  3013. static const unsigned int vin4_data10_b_mux[] = {
  3014. VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
  3015. VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
  3016. VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
  3017. VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
  3018. VI4_DATA8_MARK, VI4_DATA9_MARK,
  3019. };
  3020. static const unsigned int vin4_data12_b_pins[] = {
  3021. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  3022. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  3023. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  3024. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  3025. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3026. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3027. };
  3028. static const unsigned int vin4_data12_b_mux[] = {
  3029. VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
  3030. VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
  3031. VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
  3032. VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
  3033. VI4_DATA8_MARK, VI4_DATA9_MARK,
  3034. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3035. };
  3036. static const unsigned int vin4_data16_b_pins[] = {
  3037. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  3038. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  3039. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  3040. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  3041. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3042. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3043. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  3044. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  3045. };
  3046. static const unsigned int vin4_data16_b_mux[] = {
  3047. VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
  3048. VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
  3049. VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
  3050. VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
  3051. VI4_DATA8_MARK, VI4_DATA9_MARK,
  3052. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3053. VI4_DATA12_MARK, VI4_DATA13_MARK,
  3054. VI4_DATA14_MARK, VI4_DATA15_MARK,
  3055. };
  3056. static const unsigned int vin4_data20_b_pins[] = {
  3057. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  3058. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  3059. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  3060. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  3061. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3062. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3063. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  3064. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  3065. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
  3066. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
  3067. };
  3068. static const unsigned int vin4_data20_b_mux[] = {
  3069. VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
  3070. VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
  3071. VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
  3072. VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
  3073. VI4_DATA8_MARK, VI4_DATA9_MARK,
  3074. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3075. VI4_DATA12_MARK, VI4_DATA13_MARK,
  3076. VI4_DATA14_MARK, VI4_DATA15_MARK,
  3077. VI4_DATA16_MARK, VI4_DATA17_MARK,
  3078. VI4_DATA18_MARK, VI4_DATA19_MARK,
  3079. };
  3080. static const unsigned int vin4_data24_b_pins[] = {
  3081. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  3082. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  3083. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  3084. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  3085. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3086. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3087. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  3088. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  3089. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12),
  3090. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 15),
  3091. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3092. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1),
  3093. };
  3094. static const unsigned int vin4_data24_b_mux[] = {
  3095. VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
  3096. VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
  3097. VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
  3098. VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
  3099. VI4_DATA8_MARK, VI4_DATA9_MARK,
  3100. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3101. VI4_DATA12_MARK, VI4_DATA13_MARK,
  3102. VI4_DATA14_MARK, VI4_DATA15_MARK,
  3103. VI4_DATA16_MARK, VI4_DATA17_MARK,
  3104. VI4_DATA18_MARK, VI4_DATA19_MARK,
  3105. VI4_DATA20_MARK, VI4_DATA21_MARK,
  3106. VI4_DATA22_MARK, VI4_DATA23_MARK,
  3107. };
  3108. static const unsigned int vin4_data8_sft8_pins[] = {
  3109. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3110. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3111. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  3112. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  3113. };
  3114. static const unsigned int vin4_data8_sft8_mux[] = {
  3115. VI4_DATA8_MARK, VI4_DATA9_MARK,
  3116. VI4_DATA10_MARK, VI4_DATA11_MARK,
  3117. VI4_DATA12_MARK, VI4_DATA13_MARK,
  3118. VI4_DATA14_MARK, VI4_DATA15_MARK,
  3119. };
  3120. static const unsigned int vin4_sync_pins[] = {
  3121. /* HSYNC, VSYNC */
  3122. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
  3123. };
  3124. static const unsigned int vin4_sync_mux[] = {
  3125. VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
  3126. };
  3127. static const unsigned int vin4_field_pins[] = {
  3128. RCAR_GP_PIN(2, 23),
  3129. };
  3130. static const unsigned int vin4_field_mux[] = {
  3131. VI4_FIELD_MARK,
  3132. };
  3133. static const unsigned int vin4_clkenb_pins[] = {
  3134. RCAR_GP_PIN(1, 2),
  3135. };
  3136. static const unsigned int vin4_clkenb_mux[] = {
  3137. VI4_CLKENB_MARK,
  3138. };
  3139. static const unsigned int vin4_clk_pins[] = {
  3140. RCAR_GP_PIN(2, 22),
  3141. };
  3142. static const unsigned int vin4_clk_mux[] = {
  3143. VI4_CLK_MARK,
  3144. };
  3145. /* - VIN5 ------------------------------------------------------------------- */
  3146. static const unsigned int vin5_data8_a_pins[] = {
  3147. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
  3148. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
  3149. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
  3150. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3151. };
  3152. static const unsigned int vin5_data8_a_mux[] = {
  3153. VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
  3154. VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
  3155. VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
  3156. VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
  3157. };
  3158. static const unsigned int vin5_data8_sft8_a_pins[] = {
  3159. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3160. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11),
  3161. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 10),
  3162. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3163. };
  3164. static const unsigned int vin5_data8_sft8_a_mux[] = {
  3165. VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
  3166. VI5_DATA10_A_MARK, VI5_DATA11_A_MARK,
  3167. VI5_DATA12_A_MARK, VI5_DATA13_A_MARK,
  3168. VI5_DATA14_A_MARK, VI5_DATA15_A_MARK,
  3169. };
  3170. static const unsigned int vin5_data10_a_pins[] = {
  3171. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
  3172. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
  3173. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
  3174. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3175. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3176. };
  3177. static const unsigned int vin5_data10_a_mux[] = {
  3178. VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
  3179. VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
  3180. VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
  3181. VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
  3182. VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
  3183. };
  3184. static const unsigned int vin5_data12_a_pins[] = {
  3185. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
  3186. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
  3187. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
  3188. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3189. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3190. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11),
  3191. };
  3192. static const unsigned int vin5_data12_a_mux[] = {
  3193. VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
  3194. VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
  3195. VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
  3196. VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
  3197. VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
  3198. VI5_DATA10_A_MARK, VI5_DATA11_A_MARK,
  3199. };
  3200. static const unsigned int vin5_data16_a_pins[] = {
  3201. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
  3202. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12),
  3203. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
  3204. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3205. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3206. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11),
  3207. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 10),
  3208. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3209. };
  3210. static const unsigned int vin5_data16_a_mux[] = {
  3211. VI5_DATA0_A_MARK, VI5_DATA1_A_MARK,
  3212. VI5_DATA2_A_MARK, VI5_DATA3_A_MARK,
  3213. VI5_DATA4_A_MARK, VI5_DATA5_A_MARK,
  3214. VI5_DATA6_A_MARK, VI5_DATA7_A_MARK,
  3215. VI5_DATA8_A_MARK, VI5_DATA9_A_MARK,
  3216. VI5_DATA10_A_MARK, VI5_DATA11_A_MARK,
  3217. VI5_DATA12_A_MARK, VI5_DATA13_A_MARK,
  3218. VI5_DATA14_A_MARK, VI5_DATA15_A_MARK,
  3219. };
  3220. static const unsigned int vin5_data8_b_pins[] = {
  3221. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(0, 4),
  3222. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 12),
  3223. RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
  3224. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17),
  3225. };
  3226. static const unsigned int vin5_data8_b_mux[] = {
  3227. VI5_DATA0_B_MARK, VI5_DATA1_B_MARK,
  3228. VI5_DATA2_B_MARK, VI5_DATA3_B_MARK,
  3229. VI5_DATA4_B_MARK, VI5_DATA5_B_MARK,
  3230. VI5_DATA6_B_MARK, VI5_DATA7_B_MARK,
  3231. };
  3232. static const unsigned int vin5_sync_a_pins[] = {
  3233. /* HSYNC_N, VSYNC_N */
  3234. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
  3235. };
  3236. static const unsigned int vin5_sync_a_mux[] = {
  3237. VI5_HSYNC_N_A_MARK, VI5_VSYNC_N_A_MARK,
  3238. };
  3239. static const unsigned int vin5_field_a_pins[] = {
  3240. RCAR_GP_PIN(1, 10),
  3241. };
  3242. static const unsigned int vin5_field_a_mux[] = {
  3243. VI5_FIELD_A_MARK,
  3244. };
  3245. static const unsigned int vin5_clkenb_a_pins[] = {
  3246. RCAR_GP_PIN(0, 1),
  3247. };
  3248. static const unsigned int vin5_clkenb_a_mux[] = {
  3249. VI5_CLKENB_A_MARK,
  3250. };
  3251. static const unsigned int vin5_clk_a_pins[] = {
  3252. RCAR_GP_PIN(1, 0),
  3253. };
  3254. static const unsigned int vin5_clk_a_mux[] = {
  3255. VI5_CLK_A_MARK,
  3256. };
  3257. static const unsigned int vin5_clk_b_pins[] = {
  3258. RCAR_GP_PIN(2, 22),
  3259. };
  3260. static const unsigned int vin5_clk_b_mux[] = {
  3261. VI5_CLK_B_MARK,
  3262. };
  3263. static const struct sh_pfc_pin_group pinmux_groups[] = {
  3264. SH_PFC_PIN_GROUP(audio_clk_a),
  3265. SH_PFC_PIN_GROUP(audio_clk_b_a),
  3266. SH_PFC_PIN_GROUP(audio_clk_b_b),
  3267. SH_PFC_PIN_GROUP(audio_clk_b_c),
  3268. SH_PFC_PIN_GROUP(audio_clk_c_a),
  3269. SH_PFC_PIN_GROUP(audio_clk_c_b),
  3270. SH_PFC_PIN_GROUP(audio_clk_c_c),
  3271. SH_PFC_PIN_GROUP(audio_clkout_a),
  3272. SH_PFC_PIN_GROUP(audio_clkout_b),
  3273. SH_PFC_PIN_GROUP(audio_clkout1_a),
  3274. SH_PFC_PIN_GROUP(audio_clkout1_b),
  3275. SH_PFC_PIN_GROUP(audio_clkout1_c),
  3276. SH_PFC_PIN_GROUP(audio_clkout2_a),
  3277. SH_PFC_PIN_GROUP(audio_clkout2_b),
  3278. SH_PFC_PIN_GROUP(audio_clkout2_c),
  3279. SH_PFC_PIN_GROUP(audio_clkout3_a),
  3280. SH_PFC_PIN_GROUP(audio_clkout3_b),
  3281. SH_PFC_PIN_GROUP(audio_clkout3_c),
  3282. SH_PFC_PIN_GROUP(avb_link),
  3283. SH_PFC_PIN_GROUP(avb_magic),
  3284. SH_PFC_PIN_GROUP(avb_phy_int),
  3285. SH_PFC_PIN_GROUP(avb_mii),
  3286. SH_PFC_PIN_GROUP(avb_avtp_pps),
  3287. SH_PFC_PIN_GROUP(avb_avtp_match_a),
  3288. SH_PFC_PIN_GROUP(avb_avtp_capture_a),
  3289. SH_PFC_PIN_GROUP(can0_data),
  3290. SH_PFC_PIN_GROUP(can1_data),
  3291. SH_PFC_PIN_GROUP(can_clk),
  3292. SH_PFC_PIN_GROUP(canfd0_data),
  3293. SH_PFC_PIN_GROUP(canfd1_data),
  3294. SH_PFC_PIN_GROUP(drif0_ctrl_a),
  3295. SH_PFC_PIN_GROUP(drif0_data0_a),
  3296. SH_PFC_PIN_GROUP(drif0_data1_a),
  3297. SH_PFC_PIN_GROUP(drif0_ctrl_b),
  3298. SH_PFC_PIN_GROUP(drif0_data0_b),
  3299. SH_PFC_PIN_GROUP(drif0_data1_b),
  3300. SH_PFC_PIN_GROUP(drif1_ctrl),
  3301. SH_PFC_PIN_GROUP(drif1_data0),
  3302. SH_PFC_PIN_GROUP(drif1_data1),
  3303. SH_PFC_PIN_GROUP(drif2_ctrl_a),
  3304. SH_PFC_PIN_GROUP(drif2_data0_a),
  3305. SH_PFC_PIN_GROUP(drif2_data1_a),
  3306. SH_PFC_PIN_GROUP(drif2_ctrl_b),
  3307. SH_PFC_PIN_GROUP(drif2_data0_b),
  3308. SH_PFC_PIN_GROUP(drif2_data1_b),
  3309. SH_PFC_PIN_GROUP(drif3_ctrl_a),
  3310. SH_PFC_PIN_GROUP(drif3_data0_a),
  3311. SH_PFC_PIN_GROUP(drif3_data1_a),
  3312. SH_PFC_PIN_GROUP(drif3_ctrl_b),
  3313. SH_PFC_PIN_GROUP(drif3_data0_b),
  3314. SH_PFC_PIN_GROUP(drif3_data1_b),
  3315. SH_PFC_PIN_GROUP(du_rgb666),
  3316. SH_PFC_PIN_GROUP(du_rgb888),
  3317. SH_PFC_PIN_GROUP(du_clk_out_0),
  3318. SH_PFC_PIN_GROUP(du_sync),
  3319. SH_PFC_PIN_GROUP(du_cde),
  3320. SH_PFC_PIN_GROUP(du_disp),
  3321. SH_PFC_PIN_GROUP(du_disp_cde),
  3322. SH_PFC_PIN_GROUP(du_clk_in_0),
  3323. SH_PFC_PIN_GROUP(du_clk_in_1),
  3324. SH_PFC_PIN_GROUP(hscif0_data_a),
  3325. SH_PFC_PIN_GROUP(hscif0_clk_a),
  3326. SH_PFC_PIN_GROUP(hscif0_ctrl_a),
  3327. SH_PFC_PIN_GROUP(hscif0_data_b),
  3328. SH_PFC_PIN_GROUP(hscif0_clk_b),
  3329. SH_PFC_PIN_GROUP(hscif1_data_a),
  3330. SH_PFC_PIN_GROUP(hscif1_clk_a),
  3331. SH_PFC_PIN_GROUP(hscif1_data_b),
  3332. SH_PFC_PIN_GROUP(hscif1_clk_b),
  3333. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  3334. SH_PFC_PIN_GROUP(hscif2_data_a),
  3335. SH_PFC_PIN_GROUP(hscif2_clk_a),
  3336. SH_PFC_PIN_GROUP(hscif2_ctrl_a),
  3337. SH_PFC_PIN_GROUP(hscif2_data_b),
  3338. SH_PFC_PIN_GROUP(hscif3_data_a),
  3339. SH_PFC_PIN_GROUP(hscif3_data_b),
  3340. SH_PFC_PIN_GROUP(hscif3_clk_b),
  3341. SH_PFC_PIN_GROUP(hscif3_data_c),
  3342. SH_PFC_PIN_GROUP(hscif3_clk_c),
  3343. SH_PFC_PIN_GROUP(hscif3_ctrl_c),
  3344. SH_PFC_PIN_GROUP(hscif3_data_d),
  3345. SH_PFC_PIN_GROUP(hscif3_data_e),
  3346. SH_PFC_PIN_GROUP(hscif3_ctrl_e),
  3347. SH_PFC_PIN_GROUP(hscif4_data_a),
  3348. SH_PFC_PIN_GROUP(hscif4_clk_a),
  3349. SH_PFC_PIN_GROUP(hscif4_ctrl_a),
  3350. SH_PFC_PIN_GROUP(hscif4_data_b),
  3351. SH_PFC_PIN_GROUP(hscif4_clk_b),
  3352. SH_PFC_PIN_GROUP(hscif4_data_c),
  3353. SH_PFC_PIN_GROUP(hscif4_data_d),
  3354. SH_PFC_PIN_GROUP(hscif4_data_e),
  3355. SH_PFC_PIN_GROUP(i2c1_a),
  3356. SH_PFC_PIN_GROUP(i2c1_b),
  3357. SH_PFC_PIN_GROUP(i2c1_c),
  3358. SH_PFC_PIN_GROUP(i2c1_d),
  3359. SH_PFC_PIN_GROUP(i2c2_a),
  3360. SH_PFC_PIN_GROUP(i2c2_b),
  3361. SH_PFC_PIN_GROUP(i2c2_c),
  3362. SH_PFC_PIN_GROUP(i2c2_d),
  3363. SH_PFC_PIN_GROUP(i2c2_e),
  3364. SH_PFC_PIN_GROUP(i2c4),
  3365. SH_PFC_PIN_GROUP(i2c5),
  3366. SH_PFC_PIN_GROUP(i2c6_a),
  3367. SH_PFC_PIN_GROUP(i2c6_b),
  3368. SH_PFC_PIN_GROUP(i2c7_a),
  3369. SH_PFC_PIN_GROUP(i2c7_b),
  3370. SH_PFC_PIN_GROUP(intc_ex_irq0),
  3371. SH_PFC_PIN_GROUP(msiof0_clk),
  3372. SH_PFC_PIN_GROUP(msiof0_sync),
  3373. SH_PFC_PIN_GROUP(msiof0_ss1),
  3374. SH_PFC_PIN_GROUP(msiof0_ss2),
  3375. SH_PFC_PIN_GROUP(msiof0_txd),
  3376. SH_PFC_PIN_GROUP(msiof0_rxd),
  3377. SH_PFC_PIN_GROUP(msiof1_clk),
  3378. SH_PFC_PIN_GROUP(msiof1_sync),
  3379. SH_PFC_PIN_GROUP(msiof1_ss1),
  3380. SH_PFC_PIN_GROUP(msiof1_ss2),
  3381. SH_PFC_PIN_GROUP(msiof1_txd),
  3382. SH_PFC_PIN_GROUP(msiof1_rxd),
  3383. SH_PFC_PIN_GROUP(msiof2_clk_a),
  3384. SH_PFC_PIN_GROUP(msiof2_sync_a),
  3385. SH_PFC_PIN_GROUP(msiof2_ss1_a),
  3386. SH_PFC_PIN_GROUP(msiof2_ss2_a),
  3387. SH_PFC_PIN_GROUP(msiof2_txd_a),
  3388. SH_PFC_PIN_GROUP(msiof2_rxd_a),
  3389. SH_PFC_PIN_GROUP(msiof2_clk_b),
  3390. SH_PFC_PIN_GROUP(msiof2_sync_b),
  3391. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  3392. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  3393. SH_PFC_PIN_GROUP(msiof2_txd_b),
  3394. SH_PFC_PIN_GROUP(msiof2_rxd_b),
  3395. SH_PFC_PIN_GROUP(msiof3_clk_a),
  3396. SH_PFC_PIN_GROUP(msiof3_sync_a),
  3397. SH_PFC_PIN_GROUP(msiof3_ss1_a),
  3398. SH_PFC_PIN_GROUP(msiof3_ss2_a),
  3399. SH_PFC_PIN_GROUP(msiof3_txd_a),
  3400. SH_PFC_PIN_GROUP(msiof3_rxd_a),
  3401. SH_PFC_PIN_GROUP(msiof3_clk_b),
  3402. SH_PFC_PIN_GROUP(msiof3_sync_b),
  3403. SH_PFC_PIN_GROUP(msiof3_ss1_b),
  3404. SH_PFC_PIN_GROUP(msiof3_txd_b),
  3405. SH_PFC_PIN_GROUP(msiof3_rxd_b),
  3406. SH_PFC_PIN_GROUP(pwm0_a),
  3407. SH_PFC_PIN_GROUP(pwm0_b),
  3408. SH_PFC_PIN_GROUP(pwm1_a),
  3409. SH_PFC_PIN_GROUP(pwm1_b),
  3410. SH_PFC_PIN_GROUP(pwm2_a),
  3411. SH_PFC_PIN_GROUP(pwm2_b),
  3412. SH_PFC_PIN_GROUP(pwm2_c),
  3413. SH_PFC_PIN_GROUP(pwm3_a),
  3414. SH_PFC_PIN_GROUP(pwm3_b),
  3415. SH_PFC_PIN_GROUP(pwm3_c),
  3416. SH_PFC_PIN_GROUP(pwm4_a),
  3417. SH_PFC_PIN_GROUP(pwm4_b),
  3418. SH_PFC_PIN_GROUP(pwm5_a),
  3419. SH_PFC_PIN_GROUP(pwm5_b),
  3420. SH_PFC_PIN_GROUP(pwm6_a),
  3421. SH_PFC_PIN_GROUP(pwm6_b),
  3422. SH_PFC_PIN_GROUP(scif0_data_a),
  3423. SH_PFC_PIN_GROUP(scif0_clk_a),
  3424. SH_PFC_PIN_GROUP(scif0_ctrl_a),
  3425. SH_PFC_PIN_GROUP(scif0_data_b),
  3426. SH_PFC_PIN_GROUP(scif0_clk_b),
  3427. SH_PFC_PIN_GROUP(scif1_data),
  3428. SH_PFC_PIN_GROUP(scif1_clk),
  3429. SH_PFC_PIN_GROUP(scif1_ctrl),
  3430. SH_PFC_PIN_GROUP(scif2_data_a),
  3431. SH_PFC_PIN_GROUP(scif2_clk_a),
  3432. SH_PFC_PIN_GROUP(scif2_data_b),
  3433. SH_PFC_PIN_GROUP(scif3_data_a),
  3434. SH_PFC_PIN_GROUP(scif3_clk_a),
  3435. SH_PFC_PIN_GROUP(scif3_ctrl_a),
  3436. SH_PFC_PIN_GROUP(scif3_data_b),
  3437. SH_PFC_PIN_GROUP(scif3_data_c),
  3438. SH_PFC_PIN_GROUP(scif3_clk_c),
  3439. SH_PFC_PIN_GROUP(scif4_data_a),
  3440. SH_PFC_PIN_GROUP(scif4_clk_a),
  3441. SH_PFC_PIN_GROUP(scif4_ctrl_a),
  3442. SH_PFC_PIN_GROUP(scif4_data_b),
  3443. SH_PFC_PIN_GROUP(scif4_clk_b),
  3444. SH_PFC_PIN_GROUP(scif4_data_c),
  3445. SH_PFC_PIN_GROUP(scif4_ctrl_c),
  3446. SH_PFC_PIN_GROUP(scif5_data_a),
  3447. SH_PFC_PIN_GROUP(scif5_clk_a),
  3448. SH_PFC_PIN_GROUP(scif5_data_b),
  3449. SH_PFC_PIN_GROUP(scif5_data_c),
  3450. SH_PFC_PIN_GROUP(scif_clk_a),
  3451. SH_PFC_PIN_GROUP(scif_clk_b),
  3452. SH_PFC_PIN_GROUP(sdhi0_data1),
  3453. SH_PFC_PIN_GROUP(sdhi0_data4),
  3454. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  3455. SH_PFC_PIN_GROUP(sdhi0_cd),
  3456. SH_PFC_PIN_GROUP(sdhi0_wp),
  3457. SH_PFC_PIN_GROUP(sdhi1_data1),
  3458. SH_PFC_PIN_GROUP(sdhi1_data4),
  3459. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  3460. SH_PFC_PIN_GROUP(sdhi1_cd),
  3461. SH_PFC_PIN_GROUP(sdhi1_wp),
  3462. SH_PFC_PIN_GROUP(sdhi3_data1),
  3463. SH_PFC_PIN_GROUP(sdhi3_data4),
  3464. SH_PFC_PIN_GROUP(sdhi3_data8),
  3465. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  3466. SH_PFC_PIN_GROUP(sdhi3_cd),
  3467. SH_PFC_PIN_GROUP(sdhi3_wp),
  3468. SH_PFC_PIN_GROUP(sdhi3_ds),
  3469. SH_PFC_PIN_GROUP(ssi0_data),
  3470. SH_PFC_PIN_GROUP(ssi01239_ctrl),
  3471. SH_PFC_PIN_GROUP(ssi1_data),
  3472. SH_PFC_PIN_GROUP(ssi1_ctrl),
  3473. SH_PFC_PIN_GROUP(ssi2_data),
  3474. SH_PFC_PIN_GROUP(ssi2_ctrl_a),
  3475. SH_PFC_PIN_GROUP(ssi2_ctrl_b),
  3476. SH_PFC_PIN_GROUP(ssi3_data),
  3477. SH_PFC_PIN_GROUP(ssi349_ctrl),
  3478. SH_PFC_PIN_GROUP(ssi4_data),
  3479. SH_PFC_PIN_GROUP(ssi4_ctrl),
  3480. SH_PFC_PIN_GROUP(ssi5_data),
  3481. SH_PFC_PIN_GROUP(ssi5_ctrl),
  3482. SH_PFC_PIN_GROUP(ssi6_data),
  3483. SH_PFC_PIN_GROUP(ssi6_ctrl),
  3484. SH_PFC_PIN_GROUP(ssi7_data),
  3485. SH_PFC_PIN_GROUP(ssi78_ctrl),
  3486. SH_PFC_PIN_GROUP(ssi8_data),
  3487. SH_PFC_PIN_GROUP(ssi9_data),
  3488. SH_PFC_PIN_GROUP(ssi9_ctrl_a),
  3489. SH_PFC_PIN_GROUP(ssi9_ctrl_b),
  3490. SH_PFC_PIN_GROUP(tmu_tclk1_a),
  3491. SH_PFC_PIN_GROUP(tmu_tclk1_b),
  3492. SH_PFC_PIN_GROUP(tmu_tclk2_a),
  3493. SH_PFC_PIN_GROUP(tmu_tclk2_b),
  3494. SH_PFC_PIN_GROUP(usb0_a),
  3495. SH_PFC_PIN_GROUP(usb0_b),
  3496. SH_PFC_PIN_GROUP(usb0_id),
  3497. SH_PFC_PIN_GROUP(usb30),
  3498. SH_PFC_PIN_GROUP(usb30_id),
  3499. SH_PFC_PIN_GROUP(vin4_data8_a),
  3500. SH_PFC_PIN_GROUP(vin4_data10_a),
  3501. SH_PFC_PIN_GROUP(vin4_data12_a),
  3502. SH_PFC_PIN_GROUP(vin4_data16_a),
  3503. SH_PFC_PIN_GROUP(vin4_data20_a),
  3504. SH_PFC_PIN_GROUP(vin4_data24_a),
  3505. SH_PFC_PIN_GROUP(vin4_data8_b),
  3506. SH_PFC_PIN_GROUP(vin4_data10_b),
  3507. SH_PFC_PIN_GROUP(vin4_data12_b),
  3508. SH_PFC_PIN_GROUP(vin4_data16_b),
  3509. SH_PFC_PIN_GROUP(vin4_data20_b),
  3510. SH_PFC_PIN_GROUP(vin4_data24_b),
  3511. SH_PFC_PIN_GROUP(vin4_data8_sft8),
  3512. SH_PFC_PIN_GROUP(vin4_sync),
  3513. SH_PFC_PIN_GROUP(vin4_field),
  3514. SH_PFC_PIN_GROUP(vin4_clkenb),
  3515. SH_PFC_PIN_GROUP(vin4_clk),
  3516. SH_PFC_PIN_GROUP(vin5_data8_a),
  3517. SH_PFC_PIN_GROUP(vin5_data8_sft8_a),
  3518. SH_PFC_PIN_GROUP(vin5_data10_a),
  3519. SH_PFC_PIN_GROUP(vin5_data12_a),
  3520. SH_PFC_PIN_GROUP(vin5_data16_a),
  3521. SH_PFC_PIN_GROUP(vin5_data8_b),
  3522. SH_PFC_PIN_GROUP(vin5_sync_a),
  3523. SH_PFC_PIN_GROUP(vin5_field_a),
  3524. SH_PFC_PIN_GROUP(vin5_clkenb_a),
  3525. SH_PFC_PIN_GROUP(vin5_clk_a),
  3526. SH_PFC_PIN_GROUP(vin5_clk_b),
  3527. };
  3528. static const char * const audio_clk_groups[] = {
  3529. "audio_clk_a",
  3530. "audio_clk_b_a",
  3531. "audio_clk_b_b",
  3532. "audio_clk_b_c",
  3533. "audio_clk_c_a",
  3534. "audio_clk_c_b",
  3535. "audio_clk_c_c",
  3536. "audio_clkout_a",
  3537. "audio_clkout_b",
  3538. "audio_clkout1_a",
  3539. "audio_clkout1_b",
  3540. "audio_clkout1_c",
  3541. "audio_clkout2_a",
  3542. "audio_clkout2_b",
  3543. "audio_clkout2_c",
  3544. "audio_clkout3_a",
  3545. "audio_clkout3_b",
  3546. "audio_clkout3_c",
  3547. };
  3548. static const char * const avb_groups[] = {
  3549. "avb_link",
  3550. "avb_magic",
  3551. "avb_phy_int",
  3552. "avb_mii",
  3553. "avb_avtp_pps",
  3554. "avb_avtp_match_a",
  3555. "avb_avtp_capture_a",
  3556. };
  3557. static const char * const can0_groups[] = {
  3558. "can0_data",
  3559. };
  3560. static const char * const can1_groups[] = {
  3561. "can1_data",
  3562. };
  3563. static const char * const can_clk_groups[] = {
  3564. "can_clk",
  3565. };
  3566. static const char * const canfd0_groups[] = {
  3567. "canfd0_data",
  3568. };
  3569. static const char * const canfd1_groups[] = {
  3570. "canfd1_data",
  3571. };
  3572. static const char * const drif0_groups[] = {
  3573. "drif0_ctrl_a",
  3574. "drif0_data0_a",
  3575. "drif0_data1_a",
  3576. "drif0_ctrl_b",
  3577. "drif0_data0_b",
  3578. "drif0_data1_b",
  3579. };
  3580. static const char * const drif1_groups[] = {
  3581. "drif1_ctrl",
  3582. "drif1_data0",
  3583. "drif1_data1",
  3584. };
  3585. static const char * const drif2_groups[] = {
  3586. "drif2_ctrl_a",
  3587. "drif2_data0_a",
  3588. "drif2_data1_a",
  3589. "drif2_ctrl_b",
  3590. "drif2_data0_b",
  3591. "drif2_data1_b",
  3592. };
  3593. static const char * const drif3_groups[] = {
  3594. "drif3_ctrl_a",
  3595. "drif3_data0_a",
  3596. "drif3_data1_a",
  3597. "drif3_ctrl_b",
  3598. "drif3_data0_b",
  3599. "drif3_data1_b",
  3600. };
  3601. static const char * const du_groups[] = {
  3602. "du_rgb666",
  3603. "du_rgb888",
  3604. "du_clk_out_0",
  3605. "du_sync",
  3606. "du_cde",
  3607. "du_disp",
  3608. "du_disp_cde",
  3609. "du_clk_in_0",
  3610. "du_clk_in_1",
  3611. };
  3612. static const char * const hscif0_groups[] = {
  3613. "hscif0_data_a",
  3614. "hscif0_clk_a",
  3615. "hscif0_ctrl_a",
  3616. "hscif0_data_b",
  3617. "hscif0_clk_b",
  3618. };
  3619. static const char * const hscif1_groups[] = {
  3620. "hscif1_data_a",
  3621. "hscif1_clk_a",
  3622. "hscif1_data_b",
  3623. "hscif1_clk_b",
  3624. "hscif1_ctrl_b",
  3625. };
  3626. static const char * const hscif2_groups[] = {
  3627. "hscif2_data_a",
  3628. "hscif2_clk_a",
  3629. "hscif2_ctrl_a",
  3630. "hscif2_data_b",
  3631. };
  3632. static const char * const hscif3_groups[] = {
  3633. "hscif3_data_a",
  3634. "hscif3_data_b",
  3635. "hscif3_clk_b",
  3636. "hscif3_data_c",
  3637. "hscif3_clk_c",
  3638. "hscif3_ctrl_c",
  3639. "hscif3_data_d",
  3640. "hscif3_data_e",
  3641. "hscif3_ctrl_e",
  3642. };
  3643. static const char * const hscif4_groups[] = {
  3644. "hscif4_data_a",
  3645. "hscif4_clk_a",
  3646. "hscif4_ctrl_a",
  3647. "hscif4_data_b",
  3648. "hscif4_clk_b",
  3649. "hscif4_data_c",
  3650. "hscif4_data_d",
  3651. "hscif4_data_e",
  3652. };
  3653. static const char * const i2c1_groups[] = {
  3654. "i2c1_a",
  3655. "i2c1_b",
  3656. "i2c1_c",
  3657. "i2c1_d",
  3658. };
  3659. static const char * const i2c2_groups[] = {
  3660. "i2c2_a",
  3661. "i2c2_b",
  3662. "i2c2_c",
  3663. "i2c2_d",
  3664. "i2c2_e",
  3665. };
  3666. static const char * const i2c4_groups[] = {
  3667. "i2c4",
  3668. };
  3669. static const char * const i2c5_groups[] = {
  3670. "i2c5",
  3671. };
  3672. static const char * const i2c6_groups[] = {
  3673. "i2c6_a",
  3674. "i2c6_b",
  3675. };
  3676. static const char * const i2c7_groups[] = {
  3677. "i2c7_a",
  3678. "i2c7_b",
  3679. };
  3680. static const char * const intc_ex_groups[] = {
  3681. "intc_ex_irq0",
  3682. };
  3683. static const char * const msiof0_groups[] = {
  3684. "msiof0_clk",
  3685. "msiof0_sync",
  3686. "msiof0_ss1",
  3687. "msiof0_ss2",
  3688. "msiof0_txd",
  3689. "msiof0_rxd",
  3690. };
  3691. static const char * const msiof1_groups[] = {
  3692. "msiof1_clk",
  3693. "msiof1_sync",
  3694. "msiof1_ss1",
  3695. "msiof1_ss2",
  3696. "msiof1_txd",
  3697. "msiof1_rxd",
  3698. };
  3699. static const char * const msiof2_groups[] = {
  3700. "msiof2_clk_a",
  3701. "msiof2_sync_a",
  3702. "msiof2_ss1_a",
  3703. "msiof2_ss2_a",
  3704. "msiof2_txd_a",
  3705. "msiof2_rxd_a",
  3706. "msiof2_clk_b",
  3707. "msiof2_sync_b",
  3708. "msiof2_ss1_b",
  3709. "msiof2_ss2_b",
  3710. "msiof2_txd_b",
  3711. "msiof2_rxd_b",
  3712. };
  3713. static const char * const msiof3_groups[] = {
  3714. "msiof3_clk_a",
  3715. "msiof3_sync_a",
  3716. "msiof3_ss1_a",
  3717. "msiof3_ss2_a",
  3718. "msiof3_txd_a",
  3719. "msiof3_rxd_a",
  3720. "msiof3_clk_b",
  3721. "msiof3_sync_b",
  3722. "msiof3_ss1_b",
  3723. "msiof3_txd_b",
  3724. "msiof3_rxd_b",
  3725. };
  3726. static const char * const pwm0_groups[] = {
  3727. "pwm0_a",
  3728. "pwm0_b",
  3729. };
  3730. static const char * const pwm1_groups[] = {
  3731. "pwm1_a",
  3732. "pwm1_b",
  3733. };
  3734. static const char * const pwm2_groups[] = {
  3735. "pwm2_a",
  3736. "pwm2_b",
  3737. "pwm2_c",
  3738. };
  3739. static const char * const pwm3_groups[] = {
  3740. "pwm3_a",
  3741. "pwm3_b",
  3742. "pwm3_c",
  3743. };
  3744. static const char * const pwm4_groups[] = {
  3745. "pwm4_a",
  3746. "pwm4_b",
  3747. };
  3748. static const char * const pwm5_groups[] = {
  3749. "pwm5_a",
  3750. "pwm5_b",
  3751. };
  3752. static const char * const pwm6_groups[] = {
  3753. "pwm6_a",
  3754. "pwm6_b",
  3755. };
  3756. static const char * const scif0_groups[] = {
  3757. "scif0_data_a",
  3758. "scif0_clk_a",
  3759. "scif0_ctrl_a",
  3760. "scif0_data_b",
  3761. "scif0_clk_b",
  3762. };
  3763. static const char * const scif1_groups[] = {
  3764. "scif1_data",
  3765. "scif1_clk",
  3766. "scif1_ctrl",
  3767. };
  3768. static const char * const scif2_groups[] = {
  3769. "scif2_data_a",
  3770. "scif2_clk_a",
  3771. "scif2_data_b",
  3772. };
  3773. static const char * const scif3_groups[] = {
  3774. "scif3_data_a",
  3775. "scif3_clk_a",
  3776. "scif3_ctrl_a",
  3777. "scif3_data_b",
  3778. "scif3_data_c",
  3779. "scif3_clk_c",
  3780. };
  3781. static const char * const scif4_groups[] = {
  3782. "scif4_data_a",
  3783. "scif4_clk_a",
  3784. "scif4_ctrl_a",
  3785. "scif4_data_b",
  3786. "scif4_clk_b",
  3787. "scif4_data_c",
  3788. "scif4_ctrl_c",
  3789. };
  3790. static const char * const scif5_groups[] = {
  3791. "scif5_data_a",
  3792. "scif5_clk_a",
  3793. "scif5_data_b",
  3794. "scif5_data_c",
  3795. };
  3796. static const char * const scif_clk_groups[] = {
  3797. "scif_clk_a",
  3798. "scif_clk_b",
  3799. };
  3800. static const char * const sdhi0_groups[] = {
  3801. "sdhi0_data1",
  3802. "sdhi0_data4",
  3803. "sdhi0_ctrl",
  3804. "sdhi0_cd",
  3805. "sdhi0_wp",
  3806. };
  3807. static const char * const sdhi1_groups[] = {
  3808. "sdhi1_data1",
  3809. "sdhi1_data4",
  3810. "sdhi1_ctrl",
  3811. "sdhi1_cd",
  3812. "sdhi1_wp",
  3813. };
  3814. static const char * const sdhi3_groups[] = {
  3815. "sdhi3_data1",
  3816. "sdhi3_data4",
  3817. "sdhi3_data8",
  3818. "sdhi3_ctrl",
  3819. "sdhi3_cd",
  3820. "sdhi3_wp",
  3821. "sdhi3_ds",
  3822. };
  3823. static const char * const ssi_groups[] = {
  3824. "ssi0_data",
  3825. "ssi01239_ctrl",
  3826. "ssi1_data",
  3827. "ssi1_ctrl",
  3828. "ssi2_data",
  3829. "ssi2_ctrl_a",
  3830. "ssi2_ctrl_b",
  3831. "ssi3_data",
  3832. "ssi349_ctrl",
  3833. "ssi4_data",
  3834. "ssi4_ctrl",
  3835. "ssi5_data",
  3836. "ssi5_ctrl",
  3837. "ssi6_data",
  3838. "ssi6_ctrl",
  3839. "ssi7_data",
  3840. "ssi78_ctrl",
  3841. "ssi8_data",
  3842. "ssi9_data",
  3843. "ssi9_ctrl_a",
  3844. "ssi9_ctrl_b",
  3845. };
  3846. static const char * const tmu_groups[] = {
  3847. "tmu_tclk1_a",
  3848. "tmu_tclk1_b",
  3849. "tmu_tclk2_a",
  3850. "tmu_tclk2_b",
  3851. };
  3852. static const char * const usb0_groups[] = {
  3853. "usb0_a",
  3854. "usb0_b",
  3855. "usb0_id",
  3856. };
  3857. static const char * const usb30_groups[] = {
  3858. "usb30",
  3859. "usb30_id",
  3860. };
  3861. static const char * const vin4_groups[] = {
  3862. "vin4_data8_a",
  3863. "vin4_data10_a",
  3864. "vin4_data12_a",
  3865. "vin4_data16_a",
  3866. "vin4_data20_a",
  3867. "vin4_data24_a",
  3868. "vin4_data8_b",
  3869. "vin4_data10_b",
  3870. "vin4_data12_b",
  3871. "vin4_data16_b",
  3872. "vin4_data20_b",
  3873. "vin4_data24_b",
  3874. "vin4_data8_sft8",
  3875. "vin4_sync",
  3876. "vin4_field",
  3877. "vin4_clkenb",
  3878. "vin4_clk",
  3879. };
  3880. static const char * const vin5_groups[] = {
  3881. "vin5_data8_a",
  3882. "vin5_data8_sft8_a",
  3883. "vin5_data10_a",
  3884. "vin5_data12_a",
  3885. "vin5_data16_a",
  3886. "vin5_data8_b",
  3887. "vin5_sync_a",
  3888. "vin5_field_a",
  3889. "vin5_clkenb_a",
  3890. "vin5_clk_a",
  3891. "vin5_clk_b",
  3892. };
  3893. static const struct sh_pfc_function pinmux_functions[] = {
  3894. SH_PFC_FUNCTION(audio_clk),
  3895. SH_PFC_FUNCTION(avb),
  3896. SH_PFC_FUNCTION(can0),
  3897. SH_PFC_FUNCTION(can1),
  3898. SH_PFC_FUNCTION(can_clk),
  3899. SH_PFC_FUNCTION(canfd0),
  3900. SH_PFC_FUNCTION(canfd1),
  3901. SH_PFC_FUNCTION(drif0),
  3902. SH_PFC_FUNCTION(drif1),
  3903. SH_PFC_FUNCTION(drif2),
  3904. SH_PFC_FUNCTION(drif3),
  3905. SH_PFC_FUNCTION(du),
  3906. SH_PFC_FUNCTION(hscif0),
  3907. SH_PFC_FUNCTION(hscif1),
  3908. SH_PFC_FUNCTION(hscif2),
  3909. SH_PFC_FUNCTION(hscif3),
  3910. SH_PFC_FUNCTION(hscif4),
  3911. SH_PFC_FUNCTION(i2c1),
  3912. SH_PFC_FUNCTION(i2c2),
  3913. SH_PFC_FUNCTION(i2c4),
  3914. SH_PFC_FUNCTION(i2c5),
  3915. SH_PFC_FUNCTION(i2c6),
  3916. SH_PFC_FUNCTION(i2c7),
  3917. SH_PFC_FUNCTION(intc_ex),
  3918. SH_PFC_FUNCTION(msiof0),
  3919. SH_PFC_FUNCTION(msiof1),
  3920. SH_PFC_FUNCTION(msiof2),
  3921. SH_PFC_FUNCTION(msiof3),
  3922. SH_PFC_FUNCTION(pwm0),
  3923. SH_PFC_FUNCTION(pwm1),
  3924. SH_PFC_FUNCTION(pwm2),
  3925. SH_PFC_FUNCTION(pwm3),
  3926. SH_PFC_FUNCTION(pwm4),
  3927. SH_PFC_FUNCTION(pwm5),
  3928. SH_PFC_FUNCTION(pwm6),
  3929. SH_PFC_FUNCTION(scif0),
  3930. SH_PFC_FUNCTION(scif1),
  3931. SH_PFC_FUNCTION(scif2),
  3932. SH_PFC_FUNCTION(scif3),
  3933. SH_PFC_FUNCTION(scif4),
  3934. SH_PFC_FUNCTION(scif5),
  3935. SH_PFC_FUNCTION(scif_clk),
  3936. SH_PFC_FUNCTION(sdhi0),
  3937. SH_PFC_FUNCTION(sdhi1),
  3938. SH_PFC_FUNCTION(sdhi3),
  3939. SH_PFC_FUNCTION(ssi),
  3940. SH_PFC_FUNCTION(tmu),
  3941. SH_PFC_FUNCTION(usb0),
  3942. SH_PFC_FUNCTION(usb30),
  3943. SH_PFC_FUNCTION(vin4),
  3944. SH_PFC_FUNCTION(vin5),
  3945. };
  3946. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  3947. #define F_(x, y) FN_##y
  3948. #define FM(x) FN_##x
  3949. { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
  3950. 0, 0,
  3951. 0, 0,
  3952. 0, 0,
  3953. 0, 0,
  3954. 0, 0,
  3955. 0, 0,
  3956. 0, 0,
  3957. 0, 0,
  3958. 0, 0,
  3959. 0, 0,
  3960. 0, 0,
  3961. 0, 0,
  3962. 0, 0,
  3963. 0, 0,
  3964. GP_0_17_FN, GPSR0_17,
  3965. GP_0_16_FN, GPSR0_16,
  3966. GP_0_15_FN, GPSR0_15,
  3967. GP_0_14_FN, GPSR0_14,
  3968. GP_0_13_FN, GPSR0_13,
  3969. GP_0_12_FN, GPSR0_12,
  3970. GP_0_11_FN, GPSR0_11,
  3971. GP_0_10_FN, GPSR0_10,
  3972. GP_0_9_FN, GPSR0_9,
  3973. GP_0_8_FN, GPSR0_8,
  3974. GP_0_7_FN, GPSR0_7,
  3975. GP_0_6_FN, GPSR0_6,
  3976. GP_0_5_FN, GPSR0_5,
  3977. GP_0_4_FN, GPSR0_4,
  3978. GP_0_3_FN, GPSR0_3,
  3979. GP_0_2_FN, GPSR0_2,
  3980. GP_0_1_FN, GPSR0_1,
  3981. GP_0_0_FN, GPSR0_0, }
  3982. },
  3983. { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
  3984. 0, 0,
  3985. 0, 0,
  3986. 0, 0,
  3987. 0, 0,
  3988. 0, 0,
  3989. 0, 0,
  3990. 0, 0,
  3991. 0, 0,
  3992. 0, 0,
  3993. GP_1_22_FN, GPSR1_22,
  3994. GP_1_21_FN, GPSR1_21,
  3995. GP_1_20_FN, GPSR1_20,
  3996. GP_1_19_FN, GPSR1_19,
  3997. GP_1_18_FN, GPSR1_18,
  3998. GP_1_17_FN, GPSR1_17,
  3999. GP_1_16_FN, GPSR1_16,
  4000. GP_1_15_FN, GPSR1_15,
  4001. GP_1_14_FN, GPSR1_14,
  4002. GP_1_13_FN, GPSR1_13,
  4003. GP_1_12_FN, GPSR1_12,
  4004. GP_1_11_FN, GPSR1_11,
  4005. GP_1_10_FN, GPSR1_10,
  4006. GP_1_9_FN, GPSR1_9,
  4007. GP_1_8_FN, GPSR1_8,
  4008. GP_1_7_FN, GPSR1_7,
  4009. GP_1_6_FN, GPSR1_6,
  4010. GP_1_5_FN, GPSR1_5,
  4011. GP_1_4_FN, GPSR1_4,
  4012. GP_1_3_FN, GPSR1_3,
  4013. GP_1_2_FN, GPSR1_2,
  4014. GP_1_1_FN, GPSR1_1,
  4015. GP_1_0_FN, GPSR1_0, }
  4016. },
  4017. { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
  4018. 0, 0,
  4019. 0, 0,
  4020. 0, 0,
  4021. 0, 0,
  4022. 0, 0,
  4023. 0, 0,
  4024. GP_2_25_FN, GPSR2_25,
  4025. GP_2_24_FN, GPSR2_24,
  4026. GP_2_23_FN, GPSR2_23,
  4027. GP_2_22_FN, GPSR2_22,
  4028. GP_2_21_FN, GPSR2_21,
  4029. GP_2_20_FN, GPSR2_20,
  4030. GP_2_19_FN, GPSR2_19,
  4031. GP_2_18_FN, GPSR2_18,
  4032. GP_2_17_FN, GPSR2_17,
  4033. GP_2_16_FN, GPSR2_16,
  4034. GP_2_15_FN, GPSR2_15,
  4035. GP_2_14_FN, GPSR2_14,
  4036. GP_2_13_FN, GPSR2_13,
  4037. GP_2_12_FN, GPSR2_12,
  4038. GP_2_11_FN, GPSR2_11,
  4039. GP_2_10_FN, GPSR2_10,
  4040. GP_2_9_FN, GPSR2_9,
  4041. GP_2_8_FN, GPSR2_8,
  4042. GP_2_7_FN, GPSR2_7,
  4043. GP_2_6_FN, GPSR2_6,
  4044. GP_2_5_FN, GPSR2_5,
  4045. GP_2_4_FN, GPSR2_4,
  4046. GP_2_3_FN, GPSR2_3,
  4047. GP_2_2_FN, GPSR2_2,
  4048. GP_2_1_FN, GPSR2_1,
  4049. GP_2_0_FN, GPSR2_0, }
  4050. },
  4051. { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
  4052. 0, 0,
  4053. 0, 0,
  4054. 0, 0,
  4055. 0, 0,
  4056. 0, 0,
  4057. 0, 0,
  4058. 0, 0,
  4059. 0, 0,
  4060. 0, 0,
  4061. 0, 0,
  4062. 0, 0,
  4063. 0, 0,
  4064. 0, 0,
  4065. 0, 0,
  4066. 0, 0,
  4067. 0, 0,
  4068. GP_3_15_FN, GPSR3_15,
  4069. GP_3_14_FN, GPSR3_14,
  4070. GP_3_13_FN, GPSR3_13,
  4071. GP_3_12_FN, GPSR3_12,
  4072. GP_3_11_FN, GPSR3_11,
  4073. GP_3_10_FN, GPSR3_10,
  4074. GP_3_9_FN, GPSR3_9,
  4075. GP_3_8_FN, GPSR3_8,
  4076. GP_3_7_FN, GPSR3_7,
  4077. GP_3_6_FN, GPSR3_6,
  4078. GP_3_5_FN, GPSR3_5,
  4079. GP_3_4_FN, GPSR3_4,
  4080. GP_3_3_FN, GPSR3_3,
  4081. GP_3_2_FN, GPSR3_2,
  4082. GP_3_1_FN, GPSR3_1,
  4083. GP_3_0_FN, GPSR3_0, }
  4084. },
  4085. { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
  4086. 0, 0,
  4087. 0, 0,
  4088. 0, 0,
  4089. 0, 0,
  4090. 0, 0,
  4091. 0, 0,
  4092. 0, 0,
  4093. 0, 0,
  4094. 0, 0,
  4095. 0, 0,
  4096. 0, 0,
  4097. 0, 0,
  4098. 0, 0,
  4099. 0, 0,
  4100. 0, 0,
  4101. 0, 0,
  4102. 0, 0,
  4103. 0, 0,
  4104. 0, 0,
  4105. 0, 0,
  4106. 0, 0,
  4107. GP_4_10_FN, GPSR4_10,
  4108. GP_4_9_FN, GPSR4_9,
  4109. GP_4_8_FN, GPSR4_8,
  4110. GP_4_7_FN, GPSR4_7,
  4111. GP_4_6_FN, GPSR4_6,
  4112. GP_4_5_FN, GPSR4_5,
  4113. GP_4_4_FN, GPSR4_4,
  4114. GP_4_3_FN, GPSR4_3,
  4115. GP_4_2_FN, GPSR4_2,
  4116. GP_4_1_FN, GPSR4_1,
  4117. GP_4_0_FN, GPSR4_0, }
  4118. },
  4119. { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
  4120. 0, 0,
  4121. 0, 0,
  4122. 0, 0,
  4123. 0, 0,
  4124. 0, 0,
  4125. 0, 0,
  4126. 0, 0,
  4127. 0, 0,
  4128. 0, 0,
  4129. 0, 0,
  4130. 0, 0,
  4131. 0, 0,
  4132. GP_5_19_FN, GPSR5_19,
  4133. GP_5_18_FN, GPSR5_18,
  4134. GP_5_17_FN, GPSR5_17,
  4135. GP_5_16_FN, GPSR5_16,
  4136. GP_5_15_FN, GPSR5_15,
  4137. GP_5_14_FN, GPSR5_14,
  4138. GP_5_13_FN, GPSR5_13,
  4139. GP_5_12_FN, GPSR5_12,
  4140. GP_5_11_FN, GPSR5_11,
  4141. GP_5_10_FN, GPSR5_10,
  4142. GP_5_9_FN, GPSR5_9,
  4143. GP_5_8_FN, GPSR5_8,
  4144. GP_5_7_FN, GPSR5_7,
  4145. GP_5_6_FN, GPSR5_6,
  4146. GP_5_5_FN, GPSR5_5,
  4147. GP_5_4_FN, GPSR5_4,
  4148. GP_5_3_FN, GPSR5_3,
  4149. GP_5_2_FN, GPSR5_2,
  4150. GP_5_1_FN, GPSR5_1,
  4151. GP_5_0_FN, GPSR5_0, }
  4152. },
  4153. { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
  4154. 0, 0,
  4155. 0, 0,
  4156. 0, 0,
  4157. 0, 0,
  4158. 0, 0,
  4159. 0, 0,
  4160. 0, 0,
  4161. 0, 0,
  4162. 0, 0,
  4163. 0, 0,
  4164. 0, 0,
  4165. 0, 0,
  4166. 0, 0,
  4167. 0, 0,
  4168. GP_6_17_FN, GPSR6_17,
  4169. GP_6_16_FN, GPSR6_16,
  4170. GP_6_15_FN, GPSR6_15,
  4171. GP_6_14_FN, GPSR6_14,
  4172. GP_6_13_FN, GPSR6_13,
  4173. GP_6_12_FN, GPSR6_12,
  4174. GP_6_11_FN, GPSR6_11,
  4175. GP_6_10_FN, GPSR6_10,
  4176. GP_6_9_FN, GPSR6_9,
  4177. GP_6_8_FN, GPSR6_8,
  4178. GP_6_7_FN, GPSR6_7,
  4179. GP_6_6_FN, GPSR6_6,
  4180. GP_6_5_FN, GPSR6_5,
  4181. GP_6_4_FN, GPSR6_4,
  4182. GP_6_3_FN, GPSR6_3,
  4183. GP_6_2_FN, GPSR6_2,
  4184. GP_6_1_FN, GPSR6_1,
  4185. GP_6_0_FN, GPSR6_0, }
  4186. },
  4187. #undef F_
  4188. #undef FM
  4189. #define F_(x, y) x,
  4190. #define FM(x) FN_##x,
  4191. { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
  4192. IP0_31_28
  4193. IP0_27_24
  4194. IP0_23_20
  4195. IP0_19_16
  4196. IP0_15_12
  4197. IP0_11_8
  4198. IP0_7_4
  4199. IP0_3_0 }
  4200. },
  4201. { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
  4202. IP1_31_28
  4203. IP1_27_24
  4204. IP1_23_20
  4205. IP1_19_16
  4206. IP1_15_12
  4207. IP1_11_8
  4208. IP1_7_4
  4209. IP1_3_0 }
  4210. },
  4211. { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
  4212. IP2_31_28
  4213. IP2_27_24
  4214. IP2_23_20
  4215. IP2_19_16
  4216. IP2_15_12
  4217. IP2_11_8
  4218. IP2_7_4
  4219. IP2_3_0 }
  4220. },
  4221. { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
  4222. IP3_31_28
  4223. IP3_27_24
  4224. IP3_23_20
  4225. IP3_19_16
  4226. IP3_15_12
  4227. IP3_11_8
  4228. IP3_7_4
  4229. IP3_3_0 }
  4230. },
  4231. { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
  4232. IP4_31_28
  4233. IP4_27_24
  4234. IP4_23_20
  4235. IP4_19_16
  4236. IP4_15_12
  4237. IP4_11_8
  4238. IP4_7_4
  4239. IP4_3_0 }
  4240. },
  4241. { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
  4242. IP5_31_28
  4243. IP5_27_24
  4244. IP5_23_20
  4245. IP5_19_16
  4246. IP5_15_12
  4247. IP5_11_8
  4248. IP5_7_4
  4249. IP5_3_0 }
  4250. },
  4251. { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
  4252. IP6_31_28
  4253. IP6_27_24
  4254. IP6_23_20
  4255. IP6_19_16
  4256. IP6_15_12
  4257. IP6_11_8
  4258. IP6_7_4
  4259. IP6_3_0 }
  4260. },
  4261. { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
  4262. IP7_31_28
  4263. IP7_27_24
  4264. IP7_23_20
  4265. IP7_19_16
  4266. IP7_15_12
  4267. IP7_11_8
  4268. IP7_7_4
  4269. IP7_3_0 }
  4270. },
  4271. { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
  4272. IP8_31_28
  4273. IP8_27_24
  4274. IP8_23_20
  4275. IP8_19_16
  4276. IP8_15_12
  4277. IP8_11_8
  4278. IP8_7_4
  4279. IP8_3_0 }
  4280. },
  4281. { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
  4282. IP9_31_28
  4283. IP9_27_24
  4284. IP9_23_20
  4285. IP9_19_16
  4286. IP9_15_12
  4287. IP9_11_8
  4288. IP9_7_4
  4289. IP9_3_0 }
  4290. },
  4291. { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
  4292. IP10_31_28
  4293. IP10_27_24
  4294. IP10_23_20
  4295. IP10_19_16
  4296. IP10_15_12
  4297. IP10_11_8
  4298. IP10_7_4
  4299. IP10_3_0 }
  4300. },
  4301. { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
  4302. IP11_31_28
  4303. IP11_27_24
  4304. IP11_23_20
  4305. IP11_19_16
  4306. IP11_15_12
  4307. IP11_11_8
  4308. IP11_7_4
  4309. IP11_3_0 }
  4310. },
  4311. { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
  4312. IP12_31_28
  4313. IP12_27_24
  4314. IP12_23_20
  4315. IP12_19_16
  4316. IP12_15_12
  4317. IP12_11_8
  4318. IP12_7_4
  4319. IP12_3_0 }
  4320. },
  4321. { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
  4322. IP13_31_28
  4323. IP13_27_24
  4324. IP13_23_20
  4325. IP13_19_16
  4326. IP13_15_12
  4327. IP13_11_8
  4328. IP13_7_4
  4329. IP13_3_0 }
  4330. },
  4331. { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) {
  4332. IP14_31_28
  4333. IP14_27_24
  4334. IP14_23_20
  4335. IP14_19_16
  4336. IP14_15_12
  4337. IP14_11_8
  4338. IP14_7_4
  4339. IP14_3_0 }
  4340. },
  4341. { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) {
  4342. IP15_31_28
  4343. IP15_27_24
  4344. IP15_23_20
  4345. IP15_19_16
  4346. IP15_15_12
  4347. IP15_11_8
  4348. IP15_7_4
  4349. IP15_3_0 }
  4350. },
  4351. #undef F_
  4352. #undef FM
  4353. #define F_(x, y) x,
  4354. #define FM(x) FN_##x,
  4355. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
  4356. 1, 2, 1, 2, 1, 1, 1, 1, 2, 3, 1,
  4357. 1, 1, 2, 2, 1, 1, 1, 2, 1, 1, 1, 2) {
  4358. /* RESERVED 31 */
  4359. 0, 0,
  4360. MOD_SEL0_30_29
  4361. MOD_SEL0_28
  4362. MOD_SEL0_27_26
  4363. MOD_SEL0_25
  4364. MOD_SEL0_24
  4365. MOD_SEL0_23
  4366. MOD_SEL0_22
  4367. MOD_SEL0_21_20
  4368. MOD_SEL0_19_18_17
  4369. MOD_SEL0_16
  4370. MOD_SEL0_15
  4371. MOD_SEL0_14
  4372. MOD_SEL0_13_12
  4373. MOD_SEL0_11_10
  4374. MOD_SEL0_9
  4375. MOD_SEL0_8
  4376. MOD_SEL0_7
  4377. MOD_SEL0_6_5
  4378. MOD_SEL0_4
  4379. MOD_SEL0_3
  4380. MOD_SEL0_2
  4381. MOD_SEL0_1_0 }
  4382. },
  4383. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
  4384. 1, 1, 1, 1, 1, 1, 1, 3, 3, 1, 1, 1,
  4385. 1, 2, 2, 2, 1, 1, 2, 1, 4) {
  4386. MOD_SEL1_31
  4387. MOD_SEL1_30
  4388. MOD_SEL1_29
  4389. MOD_SEL1_28
  4390. /* RESERVED 27 */
  4391. 0, 0,
  4392. MOD_SEL1_26
  4393. MOD_SEL1_25
  4394. MOD_SEL1_24_23_22
  4395. MOD_SEL1_21_20_19
  4396. MOD_SEL1_18
  4397. MOD_SEL1_17
  4398. MOD_SEL1_16
  4399. MOD_SEL1_15
  4400. MOD_SEL1_14_13
  4401. MOD_SEL1_12_11
  4402. MOD_SEL1_10_9
  4403. MOD_SEL1_8
  4404. MOD_SEL1_7
  4405. MOD_SEL1_6_5
  4406. MOD_SEL1_4
  4407. /* RESERVED 3, 2, 1, 0 */
  4408. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
  4409. },
  4410. { },
  4411. };
  4412. enum ioctrl_regs {
  4413. POCCTRL,
  4414. };
  4415. static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
  4416. [POCCTRL] = { 0xe6060380, },
  4417. { /* sentinel */ },
  4418. };
  4419. static int r8a77990_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
  4420. {
  4421. int bit = -EINVAL;
  4422. *pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
  4423. if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
  4424. bit = pin & 0x1f;
  4425. if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 10))
  4426. bit = (pin & 0x1f) + 19;
  4427. return bit;
  4428. }
  4429. static const struct sh_pfc_soc_operations r8a77990_pinmux_ops = {
  4430. .pin_to_pocctrl = r8a77990_pin_to_pocctrl,
  4431. };
  4432. const struct sh_pfc_soc_info r8a77990_pinmux_info = {
  4433. .name = "r8a77990_pfc",
  4434. .ops = &r8a77990_pinmux_ops,
  4435. .unlock_reg = 0xe6060000, /* PMMR */
  4436. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4437. .pins = pinmux_pins,
  4438. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4439. .groups = pinmux_groups,
  4440. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4441. .functions = pinmux_functions,
  4442. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4443. .cfg_regs = pinmux_config_regs,
  4444. .ioctrl_regs = pinmux_ioctrl_regs,
  4445. .pinmux_data = pinmux_data,
  4446. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  4447. };