m28evk.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /*
  2. * DENX M28 module
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/gpio.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include <asm/arch/iomux-mx28.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/sys_proto.h>
  32. #include <linux/mii.h>
  33. #include <miiphy.h>
  34. #include <netdev.h>
  35. #include <errno.h>
  36. DECLARE_GLOBAL_DATA_PTR;
  37. /*
  38. * Functions
  39. */
  40. int board_early_init_f(void)
  41. {
  42. /* IO0 clock at 480MHz */
  43. mx28_set_ioclk(MXC_IOCLK0, 480000);
  44. /* IO1 clock at 480MHz */
  45. mx28_set_ioclk(MXC_IOCLK1, 480000);
  46. /* SSP0 clock at 96MHz */
  47. mx28_set_sspclk(MXC_SSPCLK0, 96000, 0);
  48. /* SSP2 clock at 96MHz */
  49. mx28_set_sspclk(MXC_SSPCLK2, 96000, 0);
  50. #ifdef CONFIG_CMD_USB
  51. mxs_iomux_setup_pad(MX28_PAD_SSP2_SS1__USB1_OVERCURRENT);
  52. mxs_iomux_setup_pad(MX28_PAD_AUART3_TX__GPIO_3_13 |
  53. MXS_PAD_12MA | MXS_PAD_3V3 | MXS_PAD_PULLUP);
  54. gpio_direction_output(MX28_PAD_AUART3_TX__GPIO_3_13, 0);
  55. #endif
  56. return 0;
  57. }
  58. int board_init(void)
  59. {
  60. /* Adress of boot parameters */
  61. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  62. return 0;
  63. }
  64. int dram_init(void)
  65. {
  66. return mx28_dram_init();
  67. }
  68. #ifdef CONFIG_CMD_MMC
  69. static int m28_mmc_wp(int id)
  70. {
  71. if (id != 0) {
  72. printf("MXS MMC: Invalid card selected (card id = %d)\n", id);
  73. return 1;
  74. }
  75. return gpio_get_value(MX28_PAD_AUART2_CTS__GPIO_3_10);
  76. }
  77. int board_mmc_init(bd_t *bis)
  78. {
  79. /* Configure WP as input. */
  80. gpio_direction_input(MX28_PAD_AUART2_CTS__GPIO_3_10);
  81. return mxsmmc_initialize(bis, 0, m28_mmc_wp);
  82. }
  83. #endif
  84. #ifdef CONFIG_CMD_NET
  85. #define MII_OPMODE_STRAP_OVERRIDE 0x16
  86. #define MII_PHY_CTRL1 0x1e
  87. #define MII_PHY_CTRL2 0x1f
  88. int fecmxc_mii_postcall(int phy)
  89. {
  90. miiphy_write("FEC1", phy, MII_BMCR, 0x9000);
  91. miiphy_write("FEC1", phy, MII_OPMODE_STRAP_OVERRIDE, 0x0202);
  92. if (phy == 3)
  93. miiphy_write("FEC1", 3, MII_PHY_CTRL2, 0x8180);
  94. return 0;
  95. }
  96. int board_eth_init(bd_t *bis)
  97. {
  98. struct mx28_clkctrl_regs *clkctrl_regs =
  99. (struct mx28_clkctrl_regs *)MXS_CLKCTRL_BASE;
  100. struct eth_device *dev;
  101. int ret;
  102. ret = cpu_eth_init(bis);
  103. clrsetbits_le32(&clkctrl_regs->hw_clkctrl_enet,
  104. CLKCTRL_ENET_TIME_SEL_MASK | CLKCTRL_ENET_CLK_OUT_EN,
  105. CLKCTRL_ENET_TIME_SEL_RMII_CLK);
  106. ret = fecmxc_initialize_multi(bis, 0, 0, MXS_ENET0_BASE);
  107. if (ret) {
  108. printf("FEC MXS: Unable to init FEC0\n");
  109. return ret;
  110. }
  111. ret = fecmxc_initialize_multi(bis, 1, 3, MXS_ENET1_BASE);
  112. if (ret) {
  113. printf("FEC MXS: Unable to init FEC1\n");
  114. return ret;
  115. }
  116. dev = eth_get_dev_by_name("FEC0");
  117. if (!dev) {
  118. printf("FEC MXS: Unable to get FEC0 device entry\n");
  119. return -EINVAL;
  120. }
  121. ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
  122. if (ret) {
  123. printf("FEC MXS: Unable to register FEC0 mii postcall\n");
  124. return ret;
  125. }
  126. dev = eth_get_dev_by_name("FEC1");
  127. if (!dev) {
  128. printf("FEC MXS: Unable to get FEC1 device entry\n");
  129. return -EINVAL;
  130. }
  131. ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
  132. if (ret) {
  133. printf("FEC MXS: Unable to register FEC1 mii postcall\n");
  134. return ret;
  135. }
  136. return ret;
  137. }
  138. #endif