sdram.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright Altera Corporation (C) 2014-2015
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _SDRAM_H_
  7. #define _SDRAM_H_
  8. #ifndef __ASSEMBLY__
  9. unsigned long sdram_calculate_size(void);
  10. int sdram_mmr_init_full(unsigned int sdr_phy_reg);
  11. int sdram_calibration_full(void);
  12. extern int sdram_calibration(void);
  13. #define SDR_CTRLGRP_ADDRESS (SOCFPGA_SDR_ADDRESS | 0x5000)
  14. struct socfpga_sdr_ctrl {
  15. u32 ctrl_cfg;
  16. u32 dram_timing1;
  17. u32 dram_timing2;
  18. u32 dram_timing3;
  19. u32 dram_timing4; /* 0x10 */
  20. u32 lowpwr_timing;
  21. u32 dram_odt;
  22. u32 __padding0[4];
  23. u32 dram_addrw; /* 0x2c */
  24. u32 dram_if_width; /* 0x30 */
  25. u32 dram_dev_width;
  26. u32 dram_sts;
  27. u32 dram_intr;
  28. u32 sbe_count; /* 0x40 */
  29. u32 dbe_count;
  30. u32 err_addr;
  31. u32 drop_count;
  32. u32 drop_addr; /* 0x50 */
  33. u32 lowpwr_eq;
  34. u32 lowpwr_ack;
  35. u32 static_cfg;
  36. u32 ctrl_width; /* 0x60 */
  37. u32 cport_width;
  38. u32 cport_wmap;
  39. u32 cport_rmap;
  40. u32 rfifo_cmap; /* 0x70 */
  41. u32 wfifo_cmap;
  42. u32 cport_rdwr;
  43. u32 port_cfg;
  44. u32 fpgaport_rst; /* 0x80 */
  45. u32 __padding1;
  46. u32 fifo_cfg;
  47. u32 protport_default;
  48. u32 prot_rule_addr; /* 0x90 */
  49. u32 prot_rule_id;
  50. u32 prot_rule_data;
  51. u32 prot_rule_rdwr;
  52. u32 __padding2[3];
  53. u32 mp_priority; /* 0xac */
  54. u32 mp_weight0; /* 0xb0 */
  55. u32 mp_weight1;
  56. u32 mp_weight2;
  57. u32 mp_weight3;
  58. u32 mp_pacing0; /* 0xc0 */
  59. u32 mp_pacing1;
  60. u32 mp_pacing2;
  61. u32 mp_pacing3;
  62. u32 mp_threshold0; /* 0xd0 */
  63. u32 mp_threshold1;
  64. u32 mp_threshold2;
  65. u32 __padding3[29];
  66. u32 phy_ctrl0; /* 0x150 */
  67. u32 phy_ctrl1;
  68. u32 phy_ctrl2;
  69. };
  70. /* SDRAM configuration structure for the SPL. */
  71. struct socfpga_sdram_config {
  72. u32 ctrl_cfg;
  73. u32 dram_timing1;
  74. u32 dram_timing2;
  75. u32 dram_timing3;
  76. u32 dram_timing4;
  77. u32 lowpwr_timing;
  78. u32 dram_odt;
  79. u32 dram_addrw;
  80. u32 dram_if_width;
  81. u32 dram_dev_width;
  82. u32 dram_intr;
  83. u32 lowpwr_eq;
  84. u32 static_cfg;
  85. u32 ctrl_width;
  86. u32 cport_width;
  87. u32 cport_wmap;
  88. u32 cport_rmap;
  89. u32 rfifo_cmap;
  90. u32 wfifo_cmap;
  91. u32 cport_rdwr;
  92. u32 port_cfg;
  93. u32 fpgaport_rst;
  94. u32 fifo_cfg;
  95. u32 mp_priority;
  96. u32 mp_weight0;
  97. u32 mp_weight1;
  98. u32 mp_weight2;
  99. u32 mp_weight3;
  100. u32 mp_pacing0;
  101. u32 mp_pacing1;
  102. u32 mp_pacing2;
  103. u32 mp_pacing3;
  104. u32 mp_threshold0;
  105. u32 mp_threshold1;
  106. u32 mp_threshold2;
  107. u32 phy_ctrl0;
  108. };
  109. const struct socfpga_sdram_config *socfpga_get_sdram_config(void);
  110. #define SDR_CTRLGRP_CTRLCFG_NODMPINS_LSB 23
  111. #define SDR_CTRLGRP_CTRLCFG_NODMPINS_MASK 0x00800000
  112. #define SDR_CTRLGRP_CTRLCFG_DQSTRKEN_LSB 22
  113. #define SDR_CTRLGRP_CTRLCFG_DQSTRKEN_MASK 0x00400000
  114. #define SDR_CTRLGRP_CTRLCFG_STARVELIMIT_LSB 16
  115. #define SDR_CTRLGRP_CTRLCFG_STARVELIMIT_MASK 0x003f0000
  116. #define SDR_CTRLGRP_CTRLCFG_REORDEREN_LSB 15
  117. #define SDR_CTRLGRP_CTRLCFG_REORDEREN_MASK 0x00008000
  118. #define SDR_CTRLGRP_CTRLCFG_ECCCORREN_LSB 11
  119. #define SDR_CTRLGRP_CTRLCFG_ECCCORREN_MASK 0x00000800
  120. #define SDR_CTRLGRP_CTRLCFG_ECCEN_LSB 10
  121. #define SDR_CTRLGRP_CTRLCFG_ECCEN_MASK 0x00000400
  122. #define SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB 8
  123. #define SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK 0x00000300
  124. #define SDR_CTRLGRP_CTRLCFG_MEMBL_LSB 3
  125. #define SDR_CTRLGRP_CTRLCFG_MEMBL_MASK 0x000000f8
  126. #define SDR_CTRLGRP_CTRLCFG_MEMTYPE_LSB 0
  127. #define SDR_CTRLGRP_CTRLCFG_MEMTYPE_MASK 0x00000007
  128. /* Register template: sdr::ctrlgrp::dramtiming1 */
  129. #define SDR_CTRLGRP_DRAMTIMING1_TRFC_LSB 24
  130. #define SDR_CTRLGRP_DRAMTIMING1_TRFC_MASK 0xff000000
  131. #define SDR_CTRLGRP_DRAMTIMING1_TFAW_LSB 18
  132. #define SDR_CTRLGRP_DRAMTIMING1_TFAW_MASK 0x00fc0000
  133. #define SDR_CTRLGRP_DRAMTIMING1_TRRD_LSB 14
  134. #define SDR_CTRLGRP_DRAMTIMING1_TRRD_MASK 0x0003c000
  135. #define SDR_CTRLGRP_DRAMTIMING1_TCL_LSB 9
  136. #define SDR_CTRLGRP_DRAMTIMING1_TCL_MASK 0x00003e00
  137. #define SDR_CTRLGRP_DRAMTIMING1_TAL_LSB 4
  138. #define SDR_CTRLGRP_DRAMTIMING1_TAL_MASK 0x000001f0
  139. #define SDR_CTRLGRP_DRAMTIMING1_TCWL_LSB 0
  140. #define SDR_CTRLGRP_DRAMTIMING1_TCWL_MASK 0x0000000f
  141. /* Register template: sdr::ctrlgrp::dramtiming2 */
  142. #define SDR_CTRLGRP_DRAMTIMING2_TWTR_LSB 25
  143. #define SDR_CTRLGRP_DRAMTIMING2_TWTR_MASK 0x1e000000
  144. #define SDR_CTRLGRP_DRAMTIMING2_TWR_LSB 21
  145. #define SDR_CTRLGRP_DRAMTIMING2_TWR_MASK 0x01e00000
  146. #define SDR_CTRLGRP_DRAMTIMING2_TRP_LSB 17
  147. #define SDR_CTRLGRP_DRAMTIMING2_TRP_MASK 0x001e0000
  148. #define SDR_CTRLGRP_DRAMTIMING2_TRCD_LSB 13
  149. #define SDR_CTRLGRP_DRAMTIMING2_TRCD_MASK 0x0001e000
  150. #define SDR_CTRLGRP_DRAMTIMING2_TREFI_LSB 0
  151. #define SDR_CTRLGRP_DRAMTIMING2_TREFI_MASK 0x00001fff
  152. /* Register template: sdr::ctrlgrp::dramtiming3 */
  153. #define SDR_CTRLGRP_DRAMTIMING3_TCCD_LSB 19
  154. #define SDR_CTRLGRP_DRAMTIMING3_TCCD_MASK 0x00780000
  155. #define SDR_CTRLGRP_DRAMTIMING3_TMRD_LSB 15
  156. #define SDR_CTRLGRP_DRAMTIMING3_TMRD_MASK 0x00078000
  157. #define SDR_CTRLGRP_DRAMTIMING3_TRC_LSB 9
  158. #define SDR_CTRLGRP_DRAMTIMING3_TRC_MASK 0x00007e00
  159. #define SDR_CTRLGRP_DRAMTIMING3_TRAS_LSB 4
  160. #define SDR_CTRLGRP_DRAMTIMING3_TRAS_MASK 0x000001f0
  161. #define SDR_CTRLGRP_DRAMTIMING3_TRTP_LSB 0
  162. #define SDR_CTRLGRP_DRAMTIMING3_TRTP_MASK 0x0000000f
  163. /* Register template: sdr::ctrlgrp::dramtiming4 */
  164. #define SDR_CTRLGRP_DRAMTIMING4_MINPWRSAVECYCLES_LSB 20
  165. #define SDR_CTRLGRP_DRAMTIMING4_MINPWRSAVECYCLES_MASK 0x00f00000
  166. #define SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_LSB 10
  167. #define SDR_CTRLGRP_DRAMTIMING4_PWRDOWNEXIT_MASK 0x000ffc00
  168. #define SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_LSB 0
  169. #define SDR_CTRLGRP_DRAMTIMING4_SELFRFSHEXIT_MASK 0x000003ff
  170. /* Register template: sdr::ctrlgrp::lowpwrtiming */
  171. #define SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_LSB 16
  172. #define SDR_CTRLGRP_LOWPWRTIMING_CLKDISABLECYCLES_MASK 0x000f0000
  173. #define SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_LSB 0
  174. #define SDR_CTRLGRP_LOWPWRTIMING_AUTOPDCYCLES_MASK 0x0000ffff
  175. /* Register template: sdr::ctrlgrp::dramaddrw */
  176. #define SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB 13
  177. #define SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK 0x0000e000
  178. #define SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB 10
  179. #define SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK 0x00001c00
  180. #define SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB 5
  181. #define SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK 0x000003e0
  182. #define SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB 0
  183. #define SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK 0x0000001f
  184. /* Register template: sdr::ctrlgrp::dramifwidth */
  185. #define SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_LSB 0
  186. #define SDR_CTRLGRP_DRAMIFWIDTH_IFWIDTH_MASK 0x000000ff
  187. /* Register template: sdr::ctrlgrp::dramdevwidth */
  188. #define SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_LSB 0
  189. #define SDR_CTRLGRP_DRAMDEVWIDTH_DEVWIDTH_MASK 0x0000000f
  190. /* Register template: sdr::ctrlgrp::dramintr */
  191. #define SDR_CTRLGRP_DRAMINTR_INTREN_LSB 0
  192. #define SDR_CTRLGRP_DRAMINTR_INTREN_MASK 0x00000001
  193. #define SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_LSB 4
  194. #define SDR_CTRLGRP_LOWPWREQ_SELFRFSHMASK_MASK 0x00000030
  195. /* Register template: sdr::ctrlgrp::staticcfg */
  196. #define SDR_CTRLGRP_STATICCFG_APPLYCFG_LSB 3
  197. #define SDR_CTRLGRP_STATICCFG_APPLYCFG_MASK 0x00000008
  198. #define SDR_CTRLGRP_STATICCFG_USEECCASDATA_LSB 2
  199. #define SDR_CTRLGRP_STATICCFG_USEECCASDATA_MASK 0x00000004
  200. #define SDR_CTRLGRP_STATICCFG_MEMBL_LSB 0
  201. #define SDR_CTRLGRP_STATICCFG_MEMBL_MASK 0x00000003
  202. /* Register template: sdr::ctrlgrp::ctrlwidth */
  203. #define SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_LSB 0
  204. #define SDR_CTRLGRP_CTRLWIDTH_CTRLWIDTH_MASK 0x00000003
  205. /* Register template: sdr::ctrlgrp::cportwidth */
  206. #define SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_LSB 0
  207. #define SDR_CTRLGRP_CPORTWIDTH_CMDPORTWIDTH_MASK 0x000fffff
  208. /* Register template: sdr::ctrlgrp::cportwmap */
  209. #define SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_LSB 0
  210. #define SDR_CTRLGRP_CPORTWMAP_CPORTWFIFOMAP_MASK 0x3fffffff
  211. /* Register template: sdr::ctrlgrp::cportrmap */
  212. #define SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_LSB 0
  213. #define SDR_CTRLGRP_CPORTRMAP_CPORTRFIFOMAP_MASK 0x3fffffff
  214. /* Register template: sdr::ctrlgrp::rfifocmap */
  215. #define SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_LSB 0
  216. #define SDR_CTRLGRP_RFIFOCMAP_RFIFOCPORTMAP_MASK 0x00ffffff
  217. /* Register template: sdr::ctrlgrp::wfifocmap */
  218. #define SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_LSB 0
  219. #define SDR_CTRLGRP_WFIFOCMAP_WFIFOCPORTMAP_MASK 0x00ffffff
  220. /* Register template: sdr::ctrlgrp::cportrdwr */
  221. #define SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_LSB 0
  222. #define SDR_CTRLGRP_CPORTRDWR_CPORTRDWR_MASK 0x000fffff
  223. /* Register template: sdr::ctrlgrp::portcfg */
  224. #define SDR_CTRLGRP_PORTCFG_AUTOPCHEN_LSB 10
  225. #define SDR_CTRLGRP_PORTCFG_AUTOPCHEN_MASK 0x000ffc00
  226. #define SDR_CTRLGRP_PORTCFG_PORTPROTOCOL_LSB 0
  227. #define SDR_CTRLGRP_PORTCFG_PORTPROTOCOL_MASK 0x000003ff
  228. /* Register template: sdr::ctrlgrp::fifocfg */
  229. #define SDR_CTRLGRP_FIFOCFG_INCSYNC_LSB 10
  230. #define SDR_CTRLGRP_FIFOCFG_INCSYNC_MASK 0x00000400
  231. #define SDR_CTRLGRP_FIFOCFG_SYNCMODE_LSB 0
  232. #define SDR_CTRLGRP_FIFOCFG_SYNCMODE_MASK 0x000003ff
  233. /* Register template: sdr::ctrlgrp::mppriority */
  234. #define SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_LSB 0
  235. #define SDR_CTRLGRP_MPPRIORITY_USERPRIORITY_MASK 0x3fffffff
  236. /* Register template: sdr::ctrlgrp::mpweight::mpweight_0 */
  237. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_LSB 0
  238. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_0_STATICWEIGHT_31_0_MASK 0xffffffff
  239. /* Register template: sdr::ctrlgrp::mpweight::mpweight_1 */
  240. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_LSB 18
  241. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_SUMOFWEIGHTS_13_0_MASK 0xfffc0000
  242. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_LSB 0
  243. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_1_STATICWEIGHT_49_32_MASK 0x0003ffff
  244. /* Register template: sdr::ctrlgrp::mpweight::mpweight_2 */
  245. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_LSB 0
  246. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_2_SUMOFWEIGHTS_45_14_MASK 0xffffffff
  247. /* Register template: sdr::ctrlgrp::mpweight::mpweight_3 */
  248. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_LSB 0
  249. #define SDR_CTRLGRP_MPWEIGHT_MPWEIGHT_3_SUMOFWEIGHTS_63_46_MASK 0x0003ffff
  250. /* Register template: sdr::ctrlgrp::mppacing::mppacing_0 */
  251. #define SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_LSB 0
  252. #define SDR_CTRLGRP_MPPACING_MPPACING_0_THRESHOLD1_31_0_MASK 0xffffffff
  253. /* Register template: sdr::ctrlgrp::mppacing::mppacing_1 */
  254. #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_LSB 28
  255. #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD2_3_0_MASK 0xf0000000
  256. #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_LSB 0
  257. #define SDR_CTRLGRP_MPPACING_MPPACING_1_THRESHOLD1_59_32_MASK 0x0fffffff
  258. /* Register template: sdr::ctrlgrp::mppacing::mppacing_2 */
  259. #define SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_LSB 0
  260. #define SDR_CTRLGRP_MPPACING_MPPACING_2_THRESHOLD2_35_4_MASK 0xffffffff
  261. /* Register template: sdr::ctrlgrp::mppacing::mppacing_3 */
  262. #define SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_LSB 0
  263. #define SDR_CTRLGRP_MPPACING_MPPACING_3_THRESHOLD2_59_36_MASK 0x00ffffff
  264. /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_0 */
  265. #define \
  266. SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_LSB 0
  267. #define \
  268. SDR_CTRLGRP_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0_MASK \
  269. 0xffffffff
  270. /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_1 */
  271. #define \
  272. SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_LSB 0
  273. #define \
  274. SDR_CTRLGRP_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32_MASK \
  275. 0xffffffff
  276. /* Register template: sdr::ctrlgrp::mpthresholdrst::mpthresholdrst_2 */
  277. #define \
  278. SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_LSB 0
  279. #define \
  280. SDR_CTRLGRP_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64_MASK \
  281. 0x0000ffff
  282. /* Register template: sdr::ctrlgrp::remappriority */
  283. #define SDR_CTRLGRP_REMAPPRIORITY_PRIORITYREMAP_LSB 0
  284. #define SDR_CTRLGRP_REMAPPRIORITY_PRIORITYREMAP_MASK 0x000000ff
  285. /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_0 */
  286. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_LSB 12
  287. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH 20
  288. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(x) \
  289. (((x) << 12) & 0xfffff000)
  290. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(x) \
  291. (((x) << 10) & 0x00000c00)
  292. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(x) \
  293. (((x) << 6) & 0x000000c0)
  294. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(x) \
  295. (((x) << 8) & 0x00000100)
  296. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(x) \
  297. (((x) << 9) & 0x00000200)
  298. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(x) \
  299. (((x) << 4) & 0x00000030)
  300. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(x) \
  301. (((x) << 2) & 0x0000000c)
  302. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(x) \
  303. (((x) << 0) & 0x00000003)
  304. /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_1 */
  305. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH 20
  306. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(x) \
  307. (((x) << 12) & 0xfffff000)
  308. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(x) \
  309. (((x) << 0) & 0x00000fff)
  310. /* Register template: sdr::ctrlgrp::phyctrl::phyctrl_2 */
  311. #define SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(x) \
  312. (((x) << 0) & 0x00000fff)
  313. /* Register template: sdr::ctrlgrp::dramodt */
  314. #define SDR_CTRLGRP_DRAMODT_READ_LSB 4
  315. #define SDR_CTRLGRP_DRAMODT_READ_MASK 0x000000f0
  316. #define SDR_CTRLGRP_DRAMODT_WRITE_LSB 0
  317. #define SDR_CTRLGRP_DRAMODT_WRITE_MASK 0x0000000f
  318. /* Field instance: sdr::ctrlgrp::dramsts */
  319. #define SDR_CTRLGRP_DRAMSTS_DBEERR_MASK 0x00000008
  320. #define SDR_CTRLGRP_DRAMSTS_SBEERR_MASK 0x00000004
  321. /* SDRAM width macro for configuration with ECC */
  322. #define SDRAM_WIDTH_32BIT_WITH_ECC 40
  323. #define SDRAM_WIDTH_16BIT_WITH_ECC 24
  324. #endif
  325. #endif /* _SDRAM_H_ */