omap_usb_phy.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * OMAP USB PHY Support
  3. *
  4. * (C) Copyright 2013
  5. * Texas Instruments, <www.ti.com>
  6. *
  7. * Author: Dan Murphy <dmurphy@ti.com>
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <usb.h>
  13. #include <linux/errno.h>
  14. #include <asm/omap_common.h>
  15. #include <asm/arch/cpu.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <linux/compat.h>
  18. #include <linux/usb/dwc3.h>
  19. #include <linux/usb/xhci-omap.h>
  20. #include "../host/xhci.h"
  21. #ifdef CONFIG_OMAP_USB3PHY1_HOST
  22. struct usb3_dpll_params {
  23. u16 m;
  24. u8 n;
  25. u8 freq:3;
  26. u8 sd;
  27. u32 mf;
  28. };
  29. struct usb3_dpll_map {
  30. unsigned long rate;
  31. struct usb3_dpll_params params;
  32. struct usb3_dpll_map *dpll_map;
  33. };
  34. static struct usb3_dpll_map dpll_map_usb[] = {
  35. {12000000, {1250, 5, 4, 20, 0} }, /* 12 MHz */
  36. {16800000, {3125, 20, 4, 20, 0} }, /* 16.8 MHz */
  37. {19200000, {1172, 8, 4, 20, 65537} }, /* 19.2 MHz */
  38. {20000000, {1000, 7, 4, 10, 0} }, /* 20 MHz */
  39. {26000000, {1250, 12, 4, 20, 0} }, /* 26 MHz */
  40. {38400000, {3125, 47, 4, 20, 92843} }, /* 38.4 MHz */
  41. { }, /* Terminator */
  42. };
  43. static struct usb3_dpll_params *omap_usb3_get_dpll_params(void)
  44. {
  45. unsigned long rate;
  46. struct usb3_dpll_map *dpll_map = dpll_map_usb;
  47. rate = get_sys_clk_freq();
  48. for (; dpll_map->rate; dpll_map++) {
  49. if (rate == dpll_map->rate)
  50. return &dpll_map->params;
  51. }
  52. dev_err(phy->dev, "No DPLL configuration for %lu Hz SYS CLK\n", rate);
  53. return NULL;
  54. }
  55. static void omap_usb_dpll_relock(struct omap_usb3_phy *phy_regs)
  56. {
  57. u32 val;
  58. writel(SET_PLL_GO, &phy_regs->pll_go);
  59. do {
  60. val = readl(&phy_regs->pll_status);
  61. if (val & PLL_LOCK)
  62. break;
  63. } while (1);
  64. }
  65. static void omap_usb_dpll_lock(struct omap_usb3_phy *phy_regs)
  66. {
  67. struct usb3_dpll_params *dpll_params;
  68. u32 val;
  69. dpll_params = omap_usb3_get_dpll_params();
  70. if (!dpll_params)
  71. return;
  72. val = readl(&phy_regs->pll_config_1);
  73. val &= ~PLL_REGN_MASK;
  74. val |= dpll_params->n << PLL_REGN_SHIFT;
  75. writel(val, &phy_regs->pll_config_1);
  76. val = readl(&phy_regs->pll_config_2);
  77. val &= ~PLL_SELFREQDCO_MASK;
  78. val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
  79. writel(val, &phy_regs->pll_config_2);
  80. val = readl(&phy_regs->pll_config_1);
  81. val &= ~PLL_REGM_MASK;
  82. val |= dpll_params->m << PLL_REGM_SHIFT;
  83. writel(val, &phy_regs->pll_config_1);
  84. val = readl(&phy_regs->pll_config_4);
  85. val &= ~PLL_REGM_F_MASK;
  86. val |= dpll_params->mf << PLL_REGM_F_SHIFT;
  87. writel(val, &phy_regs->pll_config_4);
  88. val = readl(&phy_regs->pll_config_3);
  89. val &= ~PLL_SD_MASK;
  90. val |= dpll_params->sd << PLL_SD_SHIFT;
  91. writel(val, &phy_regs->pll_config_3);
  92. omap_usb_dpll_relock(phy_regs);
  93. }
  94. static void usb3_phy_partial_powerup(struct omap_usb3_phy *phy_regs)
  95. {
  96. u32 rate = get_sys_clk_freq()/1000000;
  97. u32 val;
  98. val = readl((*ctrl)->control_phy_power_usb);
  99. val &= ~(USB3_PWRCTL_CLK_CMD_MASK | USB3_PWRCTL_CLK_FREQ_MASK);
  100. val |= (USB3_PHY_PARTIAL_RX_POWERON | USB3_PHY_TX_RX_POWERON);
  101. val |= rate << USB3_PWRCTL_CLK_FREQ_SHIFT;
  102. writel(val, (*ctrl)->control_phy_power_usb);
  103. }
  104. void usb_phy_power(int on)
  105. {
  106. u32 val;
  107. val = readl((*ctrl)->control_phy_power_usb);
  108. if (on) {
  109. val &= ~USB3_PWRCTL_CLK_CMD_MASK;
  110. val |= USB3_PHY_TX_RX_POWERON;
  111. } else {
  112. val &= (~USB3_PWRCTL_CLK_CMD_MASK & ~USB3_PHY_TX_RX_POWERON);
  113. }
  114. writel(val, (*ctrl)->control_phy_power_usb);
  115. }
  116. void omap_usb3_phy_init(struct omap_usb3_phy *phy_regs)
  117. {
  118. omap_usb_dpll_lock(phy_regs);
  119. usb3_phy_partial_powerup(phy_regs);
  120. /*
  121. * Give enough time for the PHY to partially power-up before
  122. * powering it up completely. delay value suggested by the HW
  123. * team.
  124. */
  125. mdelay(100);
  126. }
  127. static void omap_enable_usb3_phy(struct omap_xhci *omap)
  128. {
  129. u32 val;
  130. val = (USBOTGSS_DMADISABLE |
  131. USBOTGSS_STANDBYMODE_SMRT_WKUP |
  132. USBOTGSS_IDLEMODE_NOIDLE);
  133. writel(val, &omap->otg_wrapper->sysconfig);
  134. /* Clear the utmi OTG status */
  135. val = readl(&omap->otg_wrapper->utmi_otg_status);
  136. writel(val, &omap->otg_wrapper->utmi_otg_status);
  137. /* Enable interrupts */
  138. writel(USBOTGSS_COREIRQ_EN, &omap->otg_wrapper->irqenable_set_0);
  139. val = (USBOTGSS_IRQ_SET_1_IDPULLUP_FALL_EN |
  140. USBOTGSS_IRQ_SET_1_DISCHRGVBUS_FALL_EN |
  141. USBOTGSS_IRQ_SET_1_CHRGVBUS_FALL_EN |
  142. USBOTGSS_IRQ_SET_1_DRVVBUS_FALL_EN |
  143. USBOTGSS_IRQ_SET_1_IDPULLUP_RISE_EN |
  144. USBOTGSS_IRQ_SET_1_DISCHRGVBUS_RISE_EN |
  145. USBOTGSS_IRQ_SET_1_CHRGVBUS_RISE_EN |
  146. USBOTGSS_IRQ_SET_1_DRVVBUS_RISE_EN |
  147. USBOTGSS_IRQ_SET_1_OEVT_EN);
  148. writel(val, &omap->otg_wrapper->irqenable_set_1);
  149. /* Clear the IRQ status */
  150. val = readl(&omap->otg_wrapper->irqstatus_1);
  151. writel(val, &omap->otg_wrapper->irqstatus_1);
  152. val = readl(&omap->otg_wrapper->irqstatus_0);
  153. writel(val, &omap->otg_wrapper->irqstatus_0);
  154. };
  155. #endif /* CONFIG_OMAP_USB3PHY1_HOST */
  156. #ifdef CONFIG_OMAP_USB2PHY2_HOST
  157. static void omap_enable_usb2_phy2(struct omap_xhci *omap)
  158. {
  159. u32 reg, val;
  160. val = (~USB2PHY_AUTORESUME_EN & USB2PHY_DISCHGDET);
  161. writel(val, (*ctrl)->control_srcomp_north_side);
  162. setbits_le32((*prcm)->cm_coreaon_usb_phy2_core_clkctrl,
  163. USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K);
  164. setbits_le32((*prcm)->cm_l3init_hsusbhost_clkctrl,
  165. (USBPHY_CORE_CLKCTRL_OPTFCLKEN_CLK32K |
  166. OTG_SS_CLKCTRL_MODULEMODE_HW));
  167. /* This is an undocumented Reserved register */
  168. reg = 0x4a0086c0;
  169. val = readl(reg);
  170. val |= 0x100;
  171. setbits_le32(reg, val);
  172. }
  173. void usb_phy_power(int on)
  174. {
  175. return;
  176. }
  177. #endif /* CONFIG_OMAP_USB2PHY2_HOST */
  178. #ifdef CONFIG_AM437X_USB2PHY2_HOST
  179. static void am437x_enable_usb2_phy2(struct omap_xhci *omap)
  180. {
  181. const u32 usb_otg_ss_clk_val = (USBOTGSSX_CLKCTRL_MODULE_EN |
  182. USBOTGSSX_CLKCTRL_OPTFCLKEN_REFCLK960);
  183. writel(usb_otg_ss_clk_val, PRM_PER_USB_OTG_SS0_CLKCTRL);
  184. writel(usb_otg_ss_clk_val, PRM_PER_USB_OTG_SS1_CLKCTRL);
  185. writel(USBPHYOCPSCP_MODULE_EN, PRM_PER_USBPHYOCP2SCP0_CLKCTRL);
  186. writel(USBPHYOCPSCP_MODULE_EN, PRM_PER_USBPHYOCP2SCP1_CLKCTRL);
  187. }
  188. void usb_phy_power(int on)
  189. {
  190. u32 val;
  191. /* USB1_CTRL */
  192. val = readl(USB1_CTRL);
  193. if (on) {
  194. /*
  195. * these bits are re-used on AM437x to power up/down the USB
  196. * CM and OTG PHYs, if we don't toggle them, USB will not be
  197. * functional on newer silicon revisions
  198. */
  199. val &= ~(USB1_CTRL_CM_PWRDN | USB1_CTRL_OTG_PWRDN);
  200. } else {
  201. val |= USB1_CTRL_CM_PWRDN | USB1_CTRL_OTG_PWRDN;
  202. }
  203. writel(val, USB1_CTRL);
  204. }
  205. #endif /* CONFIG_AM437X_USB2PHY2_HOST */
  206. void omap_enable_phy(struct omap_xhci *omap)
  207. {
  208. #ifdef CONFIG_OMAP_USB2PHY2_HOST
  209. omap_enable_usb2_phy2(omap);
  210. #endif
  211. #ifdef CONFIG_AM437X_USB2PHY2_HOST
  212. am437x_enable_usb2_phy2(omap);
  213. #endif
  214. #ifdef CONFIG_OMAP_USB3PHY1_HOST
  215. omap_enable_usb3_phy(omap);
  216. omap_usb3_phy_init(omap->usb3_phy);
  217. #endif
  218. }