enc28j60.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959
  1. /*
  2. * (C) Copyright 2010
  3. * Reinhard Meyer, EMK Elektronik, reinhard.meyer@emk-elektronik.de
  4. * Martin Krause, Martin.Krause@tqs.de
  5. * reworked original enc28j60.c
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <net.h>
  11. #include <spi.h>
  12. #include <malloc.h>
  13. #include <netdev.h>
  14. #include <miiphy.h>
  15. #include "enc28j60.h"
  16. /*
  17. * IMPORTANT: spi_claim_bus() and spi_release_bus()
  18. * are called at begin and end of each of the following functions:
  19. * enc_miiphy_read(), enc_miiphy_write(), enc_write_hwaddr(),
  20. * enc_init(), enc_recv(), enc_send(), enc_halt()
  21. * ALL other functions assume that the bus has already been claimed!
  22. * Since net_process_received_packet() might call enc_send() in return, the bus
  23. * must be released, net_process_received_packet() called and claimed again.
  24. */
  25. /*
  26. * Controller memory layout.
  27. * We only allow 1 frame for transmission and reserve the rest
  28. * for reception to handle as many broadcast packets as possible.
  29. * Also use the memory from 0x0000 for receiver buffer. See errata pt. 5
  30. * 0x0000 - 0x19ff 6656 bytes receive buffer
  31. * 0x1a00 - 0x1fff 1536 bytes transmit buffer =
  32. * control(1)+frame(1518)+status(7)+reserve(10).
  33. */
  34. #define ENC_RX_BUF_START 0x0000
  35. #define ENC_RX_BUF_END 0x19ff
  36. #define ENC_TX_BUF_START 0x1a00
  37. #define ENC_TX_BUF_END 0x1fff
  38. #define ENC_MAX_FRM_LEN 1518
  39. #define RX_RESET_COUNTER 1000
  40. /*
  41. * For non data transfer functions, like phy read/write, set hwaddr, init
  42. * we do not need a full, time consuming init including link ready wait.
  43. * This enum helps to bring the chip through the minimum necessary inits.
  44. */
  45. enum enc_initstate {none=0, setupdone, linkready};
  46. typedef struct enc_device {
  47. struct eth_device *dev; /* back pointer */
  48. struct spi_slave *slave;
  49. int rx_reset_counter;
  50. u16 next_pointer;
  51. u8 bank; /* current bank in enc28j60 */
  52. enum enc_initstate initstate;
  53. } enc_dev_t;
  54. /*
  55. * enc_bset: set bits in a common register
  56. * enc_bclr: clear bits in a common register
  57. *
  58. * making the reg parameter u8 will give a compile time warning if the
  59. * functions are called with a register not accessible in all Banks
  60. */
  61. static void enc_bset(enc_dev_t *enc, const u8 reg, const u8 data)
  62. {
  63. u8 dout[2];
  64. dout[0] = CMD_BFS(reg);
  65. dout[1] = data;
  66. spi_xfer(enc->slave, 2 * 8, dout, NULL,
  67. SPI_XFER_BEGIN | SPI_XFER_END);
  68. }
  69. static void enc_bclr(enc_dev_t *enc, const u8 reg, const u8 data)
  70. {
  71. u8 dout[2];
  72. dout[0] = CMD_BFC(reg);
  73. dout[1] = data;
  74. spi_xfer(enc->slave, 2 * 8, dout, NULL,
  75. SPI_XFER_BEGIN | SPI_XFER_END);
  76. }
  77. /*
  78. * high byte of the register contains bank number:
  79. * 0: no bank switch necessary
  80. * 1: switch to bank 0
  81. * 2: switch to bank 1
  82. * 3: switch to bank 2
  83. * 4: switch to bank 3
  84. */
  85. static void enc_set_bank(enc_dev_t *enc, const u16 reg)
  86. {
  87. u8 newbank = reg >> 8;
  88. if (newbank == 0 || newbank == enc->bank)
  89. return;
  90. switch (newbank) {
  91. case 1:
  92. enc_bclr(enc, CTL_REG_ECON1,
  93. ENC_ECON1_BSEL0 | ENC_ECON1_BSEL1);
  94. break;
  95. case 2:
  96. enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_BSEL0);
  97. enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_BSEL1);
  98. break;
  99. case 3:
  100. enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_BSEL0);
  101. enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_BSEL1);
  102. break;
  103. case 4:
  104. enc_bset(enc, CTL_REG_ECON1,
  105. ENC_ECON1_BSEL0 | ENC_ECON1_BSEL1);
  106. break;
  107. }
  108. enc->bank = newbank;
  109. }
  110. /*
  111. * local functions to access SPI
  112. *
  113. * reg: register inside ENC28J60
  114. * data: 8/16 bits to write
  115. * c: number of retries
  116. *
  117. * enc_r8: read 8 bits
  118. * enc_r16: read 16 bits
  119. * enc_w8: write 8 bits
  120. * enc_w16: write 16 bits
  121. * enc_w8_retry: write 8 bits, verify and retry
  122. * enc_rbuf: read from ENC28J60 into buffer
  123. * enc_wbuf: write from buffer into ENC28J60
  124. */
  125. /*
  126. * MAC and MII registers need a 3 byte SPI transfer to read,
  127. * all other registers need a 2 byte SPI transfer.
  128. */
  129. static int enc_reg2nbytes(const u16 reg)
  130. {
  131. /* check if MAC or MII register */
  132. return ((reg >= CTL_REG_MACON1 && reg <= CTL_REG_MIRDH) ||
  133. (reg >= CTL_REG_MAADR1 && reg <= CTL_REG_MAADR4) ||
  134. (reg == CTL_REG_MISTAT)) ? 3 : 2;
  135. }
  136. /*
  137. * Read a byte register
  138. */
  139. static u8 enc_r8(enc_dev_t *enc, const u16 reg)
  140. {
  141. u8 dout[3];
  142. u8 din[3];
  143. int nbytes = enc_reg2nbytes(reg);
  144. enc_set_bank(enc, reg);
  145. dout[0] = CMD_RCR(reg);
  146. spi_xfer(enc->slave, nbytes * 8, dout, din,
  147. SPI_XFER_BEGIN | SPI_XFER_END);
  148. return din[nbytes-1];
  149. }
  150. /*
  151. * Read a L/H register pair and return a word.
  152. * Must be called with the L register's address.
  153. */
  154. static u16 enc_r16(enc_dev_t *enc, const u16 reg)
  155. {
  156. u8 dout[3];
  157. u8 din[3];
  158. u16 result;
  159. int nbytes = enc_reg2nbytes(reg);
  160. enc_set_bank(enc, reg);
  161. dout[0] = CMD_RCR(reg);
  162. spi_xfer(enc->slave, nbytes * 8, dout, din,
  163. SPI_XFER_BEGIN | SPI_XFER_END);
  164. result = din[nbytes-1];
  165. dout[0]++; /* next register */
  166. spi_xfer(enc->slave, nbytes * 8, dout, din,
  167. SPI_XFER_BEGIN | SPI_XFER_END);
  168. result |= din[nbytes-1] << 8;
  169. return result;
  170. }
  171. /*
  172. * Write a byte register
  173. */
  174. static void enc_w8(enc_dev_t *enc, const u16 reg, const u8 data)
  175. {
  176. u8 dout[2];
  177. enc_set_bank(enc, reg);
  178. dout[0] = CMD_WCR(reg);
  179. dout[1] = data;
  180. spi_xfer(enc->slave, 2 * 8, dout, NULL,
  181. SPI_XFER_BEGIN | SPI_XFER_END);
  182. }
  183. /*
  184. * Write a L/H register pair.
  185. * Must be called with the L register's address.
  186. */
  187. static void enc_w16(enc_dev_t *enc, const u16 reg, const u16 data)
  188. {
  189. u8 dout[2];
  190. enc_set_bank(enc, reg);
  191. dout[0] = CMD_WCR(reg);
  192. dout[1] = data;
  193. spi_xfer(enc->slave, 2 * 8, dout, NULL,
  194. SPI_XFER_BEGIN | SPI_XFER_END);
  195. dout[0]++; /* next register */
  196. dout[1] = data >> 8;
  197. spi_xfer(enc->slave, 2 * 8, dout, NULL,
  198. SPI_XFER_BEGIN | SPI_XFER_END);
  199. }
  200. /*
  201. * Write a byte register, verify and retry
  202. */
  203. static void enc_w8_retry(enc_dev_t *enc, const u16 reg, const u8 data, const int c)
  204. {
  205. u8 dout[2];
  206. u8 readback;
  207. int i;
  208. enc_set_bank(enc, reg);
  209. for (i = 0; i < c; i++) {
  210. dout[0] = CMD_WCR(reg);
  211. dout[1] = data;
  212. spi_xfer(enc->slave, 2 * 8, dout, NULL,
  213. SPI_XFER_BEGIN | SPI_XFER_END);
  214. readback = enc_r8(enc, reg);
  215. if (readback == data)
  216. break;
  217. /* wait 1ms */
  218. udelay(1000);
  219. }
  220. if (i == c) {
  221. printf("%s: write reg 0x%03x failed\n", enc->dev->name, reg);
  222. }
  223. }
  224. /*
  225. * Read ENC RAM into buffer
  226. */
  227. static void enc_rbuf(enc_dev_t *enc, const u16 length, u8 *buf)
  228. {
  229. u8 dout[1];
  230. dout[0] = CMD_RBM;
  231. spi_xfer(enc->slave, 8, dout, NULL, SPI_XFER_BEGIN);
  232. spi_xfer(enc->slave, length * 8, NULL, buf, SPI_XFER_END);
  233. #ifdef DEBUG
  234. puts("Rx:\n");
  235. print_buffer(0, buf, 1, length, 0);
  236. #endif
  237. }
  238. /*
  239. * Write buffer into ENC RAM
  240. */
  241. static void enc_wbuf(enc_dev_t *enc, const u16 length, const u8 *buf, const u8 control)
  242. {
  243. u8 dout[2];
  244. dout[0] = CMD_WBM;
  245. dout[1] = control;
  246. spi_xfer(enc->slave, 2 * 8, dout, NULL, SPI_XFER_BEGIN);
  247. spi_xfer(enc->slave, length * 8, buf, NULL, SPI_XFER_END);
  248. #ifdef DEBUG
  249. puts("Tx:\n");
  250. print_buffer(0, buf, 1, length, 0);
  251. #endif
  252. }
  253. /*
  254. * Try to claim the SPI bus.
  255. * Print error message on failure.
  256. */
  257. static int enc_claim_bus(enc_dev_t *enc)
  258. {
  259. int rc = spi_claim_bus(enc->slave);
  260. if (rc)
  261. printf("%s: failed to claim SPI bus\n", enc->dev->name);
  262. return rc;
  263. }
  264. /*
  265. * Release previously claimed SPI bus.
  266. * This function is mainly for symmetry to enc_claim_bus().
  267. * Let the toolchain decide to inline it...
  268. */
  269. static void enc_release_bus(enc_dev_t *enc)
  270. {
  271. spi_release_bus(enc->slave);
  272. }
  273. /*
  274. * Read PHY register
  275. */
  276. static u16 enc_phy_read(enc_dev_t *enc, const u8 addr)
  277. {
  278. uint64_t etime;
  279. u8 status;
  280. enc_w8(enc, CTL_REG_MIREGADR, addr);
  281. enc_w8(enc, CTL_REG_MICMD, ENC_MICMD_MIIRD);
  282. /* 1 second timeout - only happens on hardware problem */
  283. etime = get_ticks() + get_tbclk();
  284. /* poll MISTAT.BUSY bit until operation is complete */
  285. do
  286. {
  287. status = enc_r8(enc, CTL_REG_MISTAT);
  288. } while (get_ticks() <= etime && (status & ENC_MISTAT_BUSY));
  289. if (status & ENC_MISTAT_BUSY) {
  290. printf("%s: timeout reading phy\n", enc->dev->name);
  291. return 0;
  292. }
  293. enc_w8(enc, CTL_REG_MICMD, 0);
  294. return enc_r16(enc, CTL_REG_MIRDL);
  295. }
  296. /*
  297. * Write PHY register
  298. */
  299. static void enc_phy_write(enc_dev_t *enc, const u8 addr, const u16 data)
  300. {
  301. uint64_t etime;
  302. u8 status;
  303. enc_w8(enc, CTL_REG_MIREGADR, addr);
  304. enc_w16(enc, CTL_REG_MIWRL, data);
  305. /* 1 second timeout - only happens on hardware problem */
  306. etime = get_ticks() + get_tbclk();
  307. /* poll MISTAT.BUSY bit until operation is complete */
  308. do
  309. {
  310. status = enc_r8(enc, CTL_REG_MISTAT);
  311. } while (get_ticks() <= etime && (status & ENC_MISTAT_BUSY));
  312. if (status & ENC_MISTAT_BUSY) {
  313. printf("%s: timeout writing phy\n", enc->dev->name);
  314. return;
  315. }
  316. }
  317. /*
  318. * Verify link status, wait if necessary
  319. *
  320. * Note: with a 10 MBit/s only PHY there is no autonegotiation possible,
  321. * half/full duplex is a pure setup matter. For the time being, this driver
  322. * will setup in half duplex mode only.
  323. */
  324. static int enc_phy_link_wait(enc_dev_t *enc)
  325. {
  326. u16 status;
  327. int duplex;
  328. uint64_t etime;
  329. #ifdef CONFIG_ENC_SILENTLINK
  330. /* check if we have a link, then just return */
  331. status = enc_phy_read(enc, PHY_REG_PHSTAT1);
  332. if (status & ENC_PHSTAT1_LLSTAT)
  333. return 0;
  334. #endif
  335. /* wait for link with 1 second timeout */
  336. etime = get_ticks() + get_tbclk();
  337. while (get_ticks() <= etime) {
  338. status = enc_phy_read(enc, PHY_REG_PHSTAT1);
  339. if (status & ENC_PHSTAT1_LLSTAT) {
  340. /* now we have a link */
  341. status = enc_phy_read(enc, PHY_REG_PHSTAT2);
  342. duplex = (status & ENC_PHSTAT2_DPXSTAT) ? 1 : 0;
  343. printf("%s: link up, 10Mbps %s-duplex\n",
  344. enc->dev->name, duplex ? "full" : "half");
  345. return 0;
  346. }
  347. udelay(1000);
  348. }
  349. /* timeout occurred */
  350. printf("%s: link down\n", enc->dev->name);
  351. return 1;
  352. }
  353. /*
  354. * This function resets the receiver only.
  355. */
  356. static void enc_reset_rx(enc_dev_t *enc)
  357. {
  358. u8 econ1;
  359. econ1 = enc_r8(enc, CTL_REG_ECON1);
  360. if ((econ1 & ENC_ECON1_RXRST) == 0) {
  361. enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_RXRST);
  362. enc->rx_reset_counter = RX_RESET_COUNTER;
  363. }
  364. }
  365. /*
  366. * Reset receiver and reenable it.
  367. */
  368. static void enc_reset_rx_call(enc_dev_t *enc)
  369. {
  370. enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_RXRST);
  371. enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_RXEN);
  372. }
  373. /*
  374. * Copy a packet from the receive ring and forward it to
  375. * the protocol stack.
  376. */
  377. static void enc_receive(enc_dev_t *enc)
  378. {
  379. u8 *packet = (u8 *)net_rx_packets[0];
  380. u16 pkt_len;
  381. u16 copy_len;
  382. u16 status;
  383. u8 pkt_cnt = 0;
  384. u16 rxbuf_rdpt;
  385. u8 hbuf[6];
  386. enc_w16(enc, CTL_REG_ERDPTL, enc->next_pointer);
  387. do {
  388. enc_rbuf(enc, 6, hbuf);
  389. enc->next_pointer = hbuf[0] | (hbuf[1] << 8);
  390. pkt_len = hbuf[2] | (hbuf[3] << 8);
  391. status = hbuf[4] | (hbuf[5] << 8);
  392. debug("next_pointer=$%04x pkt_len=%u status=$%04x\n",
  393. enc->next_pointer, pkt_len, status);
  394. if (pkt_len <= ENC_MAX_FRM_LEN)
  395. copy_len = pkt_len;
  396. else
  397. copy_len = 0;
  398. if ((status & (1L << 7)) == 0) /* check Received Ok bit */
  399. copy_len = 0;
  400. /* check if next pointer is resonable */
  401. if (enc->next_pointer >= ENC_TX_BUF_START)
  402. copy_len = 0;
  403. if (copy_len > 0) {
  404. enc_rbuf(enc, copy_len, packet);
  405. }
  406. /* advance read pointer to next pointer */
  407. enc_w16(enc, CTL_REG_ERDPTL, enc->next_pointer);
  408. /* decrease packet counter */
  409. enc_bset(enc, CTL_REG_ECON2, ENC_ECON2_PKTDEC);
  410. /*
  411. * Only odd values should be written to ERXRDPTL,
  412. * see errata B4 pt.13
  413. */
  414. rxbuf_rdpt = enc->next_pointer - 1;
  415. if ((rxbuf_rdpt < enc_r16(enc, CTL_REG_ERXSTL)) ||
  416. (rxbuf_rdpt > enc_r16(enc, CTL_REG_ERXNDL))) {
  417. enc_w16(enc, CTL_REG_ERXRDPTL,
  418. enc_r16(enc, CTL_REG_ERXNDL));
  419. } else {
  420. enc_w16(enc, CTL_REG_ERXRDPTL, rxbuf_rdpt);
  421. }
  422. /* read pktcnt */
  423. pkt_cnt = enc_r8(enc, CTL_REG_EPKTCNT);
  424. if (copy_len == 0) {
  425. (void)enc_r8(enc, CTL_REG_EIR);
  426. enc_reset_rx(enc);
  427. printf("%s: receive copy_len=0\n", enc->dev->name);
  428. continue;
  429. }
  430. /*
  431. * Because net_process_received_packet() might call enc_send(),
  432. * we need to release the SPI bus, call
  433. * net_process_received_packet(), reclaim the bus.
  434. */
  435. enc_release_bus(enc);
  436. net_process_received_packet(packet, pkt_len);
  437. if (enc_claim_bus(enc))
  438. return;
  439. (void)enc_r8(enc, CTL_REG_EIR);
  440. } while (pkt_cnt);
  441. /* Use EPKTCNT not EIR.PKTIF flag, see errata pt. 6 */
  442. }
  443. /*
  444. * Poll for completely received packets.
  445. */
  446. static void enc_poll(enc_dev_t *enc)
  447. {
  448. u8 eir_reg;
  449. u8 pkt_cnt;
  450. (void)enc_r8(enc, CTL_REG_ESTAT);
  451. eir_reg = enc_r8(enc, CTL_REG_EIR);
  452. if (eir_reg & ENC_EIR_TXIF) {
  453. /* clear TXIF bit in EIR */
  454. enc_bclr(enc, CTL_REG_EIR, ENC_EIR_TXIF);
  455. }
  456. /* We have to use pktcnt and not pktif bit, see errata pt. 6 */
  457. pkt_cnt = enc_r8(enc, CTL_REG_EPKTCNT);
  458. if (pkt_cnt > 0) {
  459. if ((eir_reg & ENC_EIR_PKTIF) == 0) {
  460. debug("enc_poll: pkt cnt > 0, but pktif not set\n");
  461. }
  462. enc_receive(enc);
  463. /*
  464. * clear PKTIF bit in EIR, this should not need to be done
  465. * but it seems like we get problems if we do not
  466. */
  467. enc_bclr(enc, CTL_REG_EIR, ENC_EIR_PKTIF);
  468. }
  469. if (eir_reg & ENC_EIR_RXERIF) {
  470. printf("%s: rx error\n", enc->dev->name);
  471. enc_bclr(enc, CTL_REG_EIR, ENC_EIR_RXERIF);
  472. }
  473. if (eir_reg & ENC_EIR_TXERIF) {
  474. printf("%s: tx error\n", enc->dev->name);
  475. enc_bclr(enc, CTL_REG_EIR, ENC_EIR_TXERIF);
  476. }
  477. }
  478. /*
  479. * Completely Reset the ENC
  480. */
  481. static void enc_reset(enc_dev_t *enc)
  482. {
  483. u8 dout[1];
  484. dout[0] = CMD_SRC;
  485. spi_xfer(enc->slave, 8, dout, NULL,
  486. SPI_XFER_BEGIN | SPI_XFER_END);
  487. /* sleep 1 ms. See errata pt. 2 */
  488. udelay(1000);
  489. }
  490. /*
  491. * Initialisation data for most of the ENC registers
  492. */
  493. static const u16 enc_initdata[] = {
  494. /*
  495. * Setup the buffer space. The reset values are valid for the
  496. * other pointers.
  497. *
  498. * We shall not write to ERXST, see errata pt. 5. Instead we
  499. * have to make sure that ENC_RX_BUS_START is 0.
  500. */
  501. CTL_REG_ERXSTL, ENC_RX_BUF_START,
  502. CTL_REG_ERXSTH, ENC_RX_BUF_START >> 8,
  503. CTL_REG_ERXNDL, ENC_RX_BUF_END,
  504. CTL_REG_ERXNDH, ENC_RX_BUF_END >> 8,
  505. CTL_REG_ERDPTL, ENC_RX_BUF_START,
  506. CTL_REG_ERDPTH, ENC_RX_BUF_START >> 8,
  507. /*
  508. * Set the filter to receive only good-CRC, unicast and broadcast
  509. * frames.
  510. * Note: some DHCP servers return their answers as broadcasts!
  511. * So its unwise to remove broadcast from this. This driver
  512. * might incur receiver overruns with packet loss on a broadcast
  513. * flooded network.
  514. */
  515. CTL_REG_ERXFCON, ENC_RFR_BCEN | ENC_RFR_UCEN | ENC_RFR_CRCEN,
  516. /* enable MAC to receive frames */
  517. CTL_REG_MACON1,
  518. ENC_MACON1_MARXEN | ENC_MACON1_TXPAUS | ENC_MACON1_RXPAUS,
  519. /* configure pad, tx-crc and duplex */
  520. CTL_REG_MACON3,
  521. ENC_MACON3_PADCFG0 | ENC_MACON3_TXCRCEN |
  522. ENC_MACON3_FRMLNEN,
  523. /* Allow infinite deferals if the medium is continously busy */
  524. CTL_REG_MACON4, ENC_MACON4_DEFER,
  525. /* Late collisions occur beyond 63 bytes */
  526. CTL_REG_MACLCON2, 63,
  527. /*
  528. * Set (low byte) Non-Back-to_Back Inter-Packet Gap.
  529. * Recommended 0x12
  530. */
  531. CTL_REG_MAIPGL, 0x12,
  532. /*
  533. * Set (high byte) Non-Back-to_Back Inter-Packet Gap.
  534. * Recommended 0x0c for half-duplex. Nothing for full-duplex
  535. */
  536. CTL_REG_MAIPGH, 0x0C,
  537. /* set maximum frame length */
  538. CTL_REG_MAMXFLL, ENC_MAX_FRM_LEN,
  539. CTL_REG_MAMXFLH, ENC_MAX_FRM_LEN >> 8,
  540. /*
  541. * Set MAC back-to-back inter-packet gap.
  542. * Recommended 0x12 for half duplex
  543. * and 0x15 for full duplex.
  544. */
  545. CTL_REG_MABBIPG, 0x12,
  546. /* end of table */
  547. 0xffff
  548. };
  549. /*
  550. * Wait for the XTAL oscillator to become ready
  551. */
  552. static int enc_clock_wait(enc_dev_t *enc)
  553. {
  554. uint64_t etime;
  555. /* one second timeout */
  556. etime = get_ticks() + get_tbclk();
  557. /*
  558. * Wait for CLKRDY to become set (i.e., check that we can
  559. * communicate with the ENC)
  560. */
  561. do
  562. {
  563. if (enc_r8(enc, CTL_REG_ESTAT) & ENC_ESTAT_CLKRDY)
  564. return 0;
  565. } while (get_ticks() <= etime);
  566. printf("%s: timeout waiting for CLKRDY\n", enc->dev->name);
  567. return -1;
  568. }
  569. /*
  570. * Write the MAC address into the ENC
  571. */
  572. static int enc_write_macaddr(enc_dev_t *enc)
  573. {
  574. unsigned char *p = enc->dev->enetaddr;
  575. enc_w8_retry(enc, CTL_REG_MAADR5, *p++, 5);
  576. enc_w8_retry(enc, CTL_REG_MAADR4, *p++, 5);
  577. enc_w8_retry(enc, CTL_REG_MAADR3, *p++, 5);
  578. enc_w8_retry(enc, CTL_REG_MAADR2, *p++, 5);
  579. enc_w8_retry(enc, CTL_REG_MAADR1, *p++, 5);
  580. enc_w8_retry(enc, CTL_REG_MAADR0, *p, 5);
  581. return 0;
  582. }
  583. /*
  584. * Setup most of the ENC registers
  585. */
  586. static int enc_setup(enc_dev_t *enc)
  587. {
  588. u16 phid1 = 0;
  589. u16 phid2 = 0;
  590. const u16 *tp;
  591. /* reset enc struct values */
  592. enc->next_pointer = ENC_RX_BUF_START;
  593. enc->rx_reset_counter = RX_RESET_COUNTER;
  594. enc->bank = 0xff; /* invalidate current bank in enc28j60 */
  595. /* verify PHY identification */
  596. phid1 = enc_phy_read(enc, PHY_REG_PHID1);
  597. phid2 = enc_phy_read(enc, PHY_REG_PHID2) & ENC_PHID2_MASK;
  598. if (phid1 != ENC_PHID1_VALUE || phid2 != ENC_PHID2_VALUE) {
  599. printf("%s: failed to identify PHY. Found %04x:%04x\n",
  600. enc->dev->name, phid1, phid2);
  601. return -1;
  602. }
  603. /* now program registers */
  604. for (tp = enc_initdata; *tp != 0xffff; tp += 2)
  605. enc_w8_retry(enc, tp[0], tp[1], 10);
  606. /*
  607. * Prevent automatic loopback of data beeing transmitted by setting
  608. * ENC_PHCON2_HDLDIS
  609. */
  610. enc_phy_write(enc, PHY_REG_PHCON2, (1<<8));
  611. /*
  612. * LEDs configuration
  613. * LEDA: LACFG = 0100 -> display link status
  614. * LEDB: LBCFG = 0111 -> display TX & RX activity
  615. * STRCH = 1 -> LED pulses
  616. */
  617. enc_phy_write(enc, PHY_REG_PHLCON, 0x0472);
  618. /* Reset PDPXMD-bit => half duplex */
  619. enc_phy_write(enc, PHY_REG_PHCON1, 0);
  620. return 0;
  621. }
  622. /*
  623. * Check if ENC has been initialized.
  624. * If not, try to initialize it.
  625. * Remember initialized state in struct.
  626. */
  627. static int enc_initcheck(enc_dev_t *enc, const enum enc_initstate requiredstate)
  628. {
  629. if (enc->initstate >= requiredstate)
  630. return 0;
  631. if (enc->initstate < setupdone) {
  632. /* Initialize the ENC only */
  633. enc_reset(enc);
  634. /* if any of functions fails, skip the rest and return an error */
  635. if (enc_clock_wait(enc) || enc_setup(enc) || enc_write_macaddr(enc)) {
  636. return -1;
  637. }
  638. enc->initstate = setupdone;
  639. }
  640. /* if that's all we need, return here */
  641. if (enc->initstate >= requiredstate)
  642. return 0;
  643. /* now wait for link ready condition */
  644. if (enc_phy_link_wait(enc)) {
  645. return -1;
  646. }
  647. enc->initstate = linkready;
  648. return 0;
  649. }
  650. #if defined(CONFIG_CMD_MII)
  651. /*
  652. * Read a PHY register.
  653. *
  654. * This function is registered with miiphy_register().
  655. */
  656. int enc_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
  657. {
  658. u16 value = 0;
  659. struct eth_device *dev = eth_get_dev_by_name(bus->name);
  660. enc_dev_t *enc;
  661. if (!dev || phy_adr != 0)
  662. return -1;
  663. enc = dev->priv;
  664. if (enc_claim_bus(enc))
  665. return -1;
  666. if (enc_initcheck(enc, setupdone)) {
  667. enc_release_bus(enc);
  668. return -1;
  669. }
  670. value = enc_phy_read(enc, reg);
  671. enc_release_bus(enc);
  672. return value;
  673. }
  674. /*
  675. * Write a PHY register.
  676. *
  677. * This function is registered with miiphy_register().
  678. */
  679. int enc_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
  680. u16 value)
  681. {
  682. struct eth_device *dev = eth_get_dev_by_name(bus->name);
  683. enc_dev_t *enc;
  684. if (!dev || phy_adr != 0)
  685. return -1;
  686. enc = dev->priv;
  687. if (enc_claim_bus(enc))
  688. return -1;
  689. if (enc_initcheck(enc, setupdone)) {
  690. enc_release_bus(enc);
  691. return -1;
  692. }
  693. enc_phy_write(enc, reg, value);
  694. enc_release_bus(enc);
  695. return 0;
  696. }
  697. #endif
  698. /*
  699. * Write hardware (MAC) address.
  700. *
  701. * This function entered into eth_device structure.
  702. */
  703. static int enc_write_hwaddr(struct eth_device *dev)
  704. {
  705. enc_dev_t *enc = dev->priv;
  706. if (enc_claim_bus(enc))
  707. return -1;
  708. if (enc_initcheck(enc, setupdone)) {
  709. enc_release_bus(enc);
  710. return -1;
  711. }
  712. enc_release_bus(enc);
  713. return 0;
  714. }
  715. /*
  716. * Initialize ENC28J60 for use.
  717. *
  718. * This function entered into eth_device structure.
  719. */
  720. static int enc_init(struct eth_device *dev, bd_t *bis)
  721. {
  722. enc_dev_t *enc = dev->priv;
  723. if (enc_claim_bus(enc))
  724. return -1;
  725. if (enc_initcheck(enc, linkready)) {
  726. enc_release_bus(enc);
  727. return -1;
  728. }
  729. /* enable receive */
  730. enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_RXEN);
  731. enc_release_bus(enc);
  732. return 0;
  733. }
  734. /*
  735. * Check for received packets.
  736. *
  737. * This function entered into eth_device structure.
  738. */
  739. static int enc_recv(struct eth_device *dev)
  740. {
  741. enc_dev_t *enc = dev->priv;
  742. if (enc_claim_bus(enc))
  743. return -1;
  744. if (enc_initcheck(enc, linkready)) {
  745. enc_release_bus(enc);
  746. return -1;
  747. }
  748. /* Check for dead receiver */
  749. if (enc->rx_reset_counter > 0)
  750. enc->rx_reset_counter--;
  751. else
  752. enc_reset_rx_call(enc);
  753. enc_poll(enc);
  754. enc_release_bus(enc);
  755. return 0;
  756. }
  757. /*
  758. * Send a packet.
  759. *
  760. * This function entered into eth_device structure.
  761. *
  762. * Should we wait here until we have a Link? Or shall we leave that to
  763. * protocol retries?
  764. */
  765. static int enc_send(
  766. struct eth_device *dev,
  767. void *packet,
  768. int length)
  769. {
  770. enc_dev_t *enc = dev->priv;
  771. if (enc_claim_bus(enc))
  772. return -1;
  773. if (enc_initcheck(enc, linkready)) {
  774. enc_release_bus(enc);
  775. return -1;
  776. }
  777. /* setup transmit pointers */
  778. enc_w16(enc, CTL_REG_EWRPTL, ENC_TX_BUF_START);
  779. enc_w16(enc, CTL_REG_ETXNDL, length + ENC_TX_BUF_START);
  780. enc_w16(enc, CTL_REG_ETXSTL, ENC_TX_BUF_START);
  781. /* write packet to ENC */
  782. enc_wbuf(enc, length, (u8 *) packet, 0x00);
  783. /*
  784. * Check that the internal transmit logic has not been altered
  785. * by excessive collisions. Reset transmitter if so.
  786. * See Errata B4 12 and 14.
  787. */
  788. if (enc_r8(enc, CTL_REG_EIR) & ENC_EIR_TXERIF) {
  789. enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_TXRST);
  790. enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_TXRST);
  791. }
  792. enc_bclr(enc, CTL_REG_EIR, (ENC_EIR_TXERIF | ENC_EIR_TXIF));
  793. /* start transmitting */
  794. enc_bset(enc, CTL_REG_ECON1, ENC_ECON1_TXRTS);
  795. enc_release_bus(enc);
  796. return 0;
  797. }
  798. /*
  799. * Finish use of ENC.
  800. *
  801. * This function entered into eth_device structure.
  802. */
  803. static void enc_halt(struct eth_device *dev)
  804. {
  805. enc_dev_t *enc = dev->priv;
  806. if (enc_claim_bus(enc))
  807. return;
  808. /* Just disable receiver */
  809. enc_bclr(enc, CTL_REG_ECON1, ENC_ECON1_RXEN);
  810. enc_release_bus(enc);
  811. }
  812. /*
  813. * This is the only exported function.
  814. *
  815. * It may be called several times with different bus:cs combinations.
  816. */
  817. int enc28j60_initialize(unsigned int bus, unsigned int cs,
  818. unsigned int max_hz, unsigned int mode)
  819. {
  820. struct eth_device *dev;
  821. enc_dev_t *enc;
  822. /* try to allocate, check and clear eth_device object */
  823. dev = malloc(sizeof(*dev));
  824. if (!dev) {
  825. return -1;
  826. }
  827. memset(dev, 0, sizeof(*dev));
  828. /* try to allocate, check and clear enc_dev_t object */
  829. enc = malloc(sizeof(*enc));
  830. if (!enc) {
  831. free(dev);
  832. return -1;
  833. }
  834. memset(enc, 0, sizeof(*enc));
  835. /* try to setup the SPI slave */
  836. enc->slave = spi_setup_slave(bus, cs, max_hz, mode);
  837. if (!enc->slave) {
  838. printf("enc28j60: invalid SPI device %i:%i\n", bus, cs);
  839. free(enc);
  840. free(dev);
  841. return -1;
  842. }
  843. enc->dev = dev;
  844. /* now fill the eth_device object */
  845. dev->priv = enc;
  846. dev->init = enc_init;
  847. dev->halt = enc_halt;
  848. dev->send = enc_send;
  849. dev->recv = enc_recv;
  850. dev->write_hwaddr = enc_write_hwaddr;
  851. sprintf(dev->name, "enc%i.%i", bus, cs);
  852. eth_register(dev);
  853. #if defined(CONFIG_CMD_MII)
  854. int retval;
  855. struct mii_dev *mdiodev = mdio_alloc();
  856. if (!mdiodev)
  857. return -ENOMEM;
  858. strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
  859. mdiodev->read = enc_miiphy_read;
  860. mdiodev->write = enc_miiphy_write;
  861. retval = mdio_register(mdiodev);
  862. if (retval < 0)
  863. return retval;
  864. #endif
  865. return 0;
  866. }