fsl_esdhc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716
  1. /*
  2. * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
  3. * Andy Fleming
  4. *
  5. * Based vaguely on the pxa mmc code:
  6. * (C) Copyright 2003
  7. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <command.h>
  14. #include <hwconfig.h>
  15. #include <mmc.h>
  16. #include <part.h>
  17. #include <malloc.h>
  18. #include <mmc.h>
  19. #include <fsl_esdhc.h>
  20. #include <fdt_support.h>
  21. #include <asm/io.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
  24. IRQSTATEN_CINT | \
  25. IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
  26. IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
  27. IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
  28. IRQSTATEN_DINT)
  29. struct fsl_esdhc {
  30. uint dsaddr; /* SDMA system address register */
  31. uint blkattr; /* Block attributes register */
  32. uint cmdarg; /* Command argument register */
  33. uint xfertyp; /* Transfer type register */
  34. uint cmdrsp0; /* Command response 0 register */
  35. uint cmdrsp1; /* Command response 1 register */
  36. uint cmdrsp2; /* Command response 2 register */
  37. uint cmdrsp3; /* Command response 3 register */
  38. uint datport; /* Buffer data port register */
  39. uint prsstat; /* Present state register */
  40. uint proctl; /* Protocol control register */
  41. uint sysctl; /* System Control Register */
  42. uint irqstat; /* Interrupt status register */
  43. uint irqstaten; /* Interrupt status enable register */
  44. uint irqsigen; /* Interrupt signal enable register */
  45. uint autoc12err; /* Auto CMD error status register */
  46. uint hostcapblt; /* Host controller capabilities register */
  47. uint wml; /* Watermark level register */
  48. uint mixctrl; /* For USDHC */
  49. char reserved1[4]; /* reserved */
  50. uint fevt; /* Force event register */
  51. uint admaes; /* ADMA error status register */
  52. uint adsaddr; /* ADMA system address register */
  53. char reserved2[100]; /* reserved */
  54. uint vendorspec; /* Vendor Specific register */
  55. char reserved3[56]; /* reserved */
  56. uint hostver; /* Host controller version register */
  57. char reserved4[4]; /* reserved */
  58. uint dmaerraddr; /* DMA error address register */
  59. char reserved5[4]; /* reserved */
  60. uint dmaerrattr; /* DMA error attribute register */
  61. char reserved6[4]; /* reserved */
  62. uint hostcapblt2; /* Host controller capabilities register 2 */
  63. char reserved7[8]; /* reserved */
  64. uint tcr; /* Tuning control register */
  65. char reserved8[28]; /* reserved */
  66. uint sddirctl; /* SD direction control register */
  67. char reserved9[712]; /* reserved */
  68. uint scr; /* eSDHC control register */
  69. };
  70. /* Return the XFERTYP flags for a given command and data packet */
  71. static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
  72. {
  73. uint xfertyp = 0;
  74. if (data) {
  75. xfertyp |= XFERTYP_DPSEL;
  76. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  77. xfertyp |= XFERTYP_DMAEN;
  78. #endif
  79. if (data->blocks > 1) {
  80. xfertyp |= XFERTYP_MSBSEL;
  81. xfertyp |= XFERTYP_BCEN;
  82. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  83. xfertyp |= XFERTYP_AC12EN;
  84. #endif
  85. }
  86. if (data->flags & MMC_DATA_READ)
  87. xfertyp |= XFERTYP_DTDSEL;
  88. }
  89. if (cmd->resp_type & MMC_RSP_CRC)
  90. xfertyp |= XFERTYP_CCCEN;
  91. if (cmd->resp_type & MMC_RSP_OPCODE)
  92. xfertyp |= XFERTYP_CICEN;
  93. if (cmd->resp_type & MMC_RSP_136)
  94. xfertyp |= XFERTYP_RSPTYP_136;
  95. else if (cmd->resp_type & MMC_RSP_BUSY)
  96. xfertyp |= XFERTYP_RSPTYP_48_BUSY;
  97. else if (cmd->resp_type & MMC_RSP_PRESENT)
  98. xfertyp |= XFERTYP_RSPTYP_48;
  99. #if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || \
  100. defined(CONFIG_LS102XA) || defined(CONFIG_LS2085A)
  101. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  102. xfertyp |= XFERTYP_CMDTYP_ABORT;
  103. #endif
  104. return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
  105. }
  106. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  107. /*
  108. * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
  109. */
  110. static void
  111. esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
  112. {
  113. struct fsl_esdhc_cfg *cfg = mmc->priv;
  114. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  115. uint blocks;
  116. char *buffer;
  117. uint databuf;
  118. uint size;
  119. uint irqstat;
  120. uint timeout;
  121. if (data->flags & MMC_DATA_READ) {
  122. blocks = data->blocks;
  123. buffer = data->dest;
  124. while (blocks) {
  125. timeout = PIO_TIMEOUT;
  126. size = data->blocksize;
  127. irqstat = esdhc_read32(&regs->irqstat);
  128. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
  129. && --timeout);
  130. if (timeout <= 0) {
  131. printf("\nData Read Failed in PIO Mode.");
  132. return;
  133. }
  134. while (size && (!(irqstat & IRQSTAT_TC))) {
  135. udelay(100); /* Wait before last byte transfer complete */
  136. irqstat = esdhc_read32(&regs->irqstat);
  137. databuf = in_le32(&regs->datport);
  138. *((uint *)buffer) = databuf;
  139. buffer += 4;
  140. size -= 4;
  141. }
  142. blocks--;
  143. }
  144. } else {
  145. blocks = data->blocks;
  146. buffer = (char *)data->src;
  147. while (blocks) {
  148. timeout = PIO_TIMEOUT;
  149. size = data->blocksize;
  150. irqstat = esdhc_read32(&regs->irqstat);
  151. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
  152. && --timeout);
  153. if (timeout <= 0) {
  154. printf("\nData Write Failed in PIO Mode.");
  155. return;
  156. }
  157. while (size && (!(irqstat & IRQSTAT_TC))) {
  158. udelay(100); /* Wait before last byte transfer complete */
  159. databuf = *((uint *)buffer);
  160. buffer += 4;
  161. size -= 4;
  162. irqstat = esdhc_read32(&regs->irqstat);
  163. out_le32(&regs->datport, databuf);
  164. }
  165. blocks--;
  166. }
  167. }
  168. }
  169. #endif
  170. static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
  171. {
  172. int timeout;
  173. struct fsl_esdhc_cfg *cfg = mmc->priv;
  174. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  175. #ifdef CONFIG_LS2085A
  176. dma_addr_t addr;
  177. #endif
  178. uint wml_value;
  179. wml_value = data->blocksize/4;
  180. if (data->flags & MMC_DATA_READ) {
  181. if (wml_value > WML_RD_WML_MAX)
  182. wml_value = WML_RD_WML_MAX_VAL;
  183. esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
  184. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  185. #ifdef CONFIG_LS2085A
  186. addr = virt_to_phys((void *)(data->dest));
  187. if (upper_32_bits(addr))
  188. printf("Error found for upper 32 bits\n");
  189. else
  190. esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
  191. #else
  192. esdhc_write32(&regs->dsaddr, (u32)data->dest);
  193. #endif
  194. #endif
  195. } else {
  196. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  197. flush_dcache_range((ulong)data->src,
  198. (ulong)data->src+data->blocks
  199. *data->blocksize);
  200. #endif
  201. if (wml_value > WML_WR_WML_MAX)
  202. wml_value = WML_WR_WML_MAX_VAL;
  203. if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
  204. printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
  205. return TIMEOUT;
  206. }
  207. esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
  208. wml_value << 16);
  209. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  210. #ifdef CONFIG_LS2085A
  211. addr = virt_to_phys((void *)(data->src));
  212. if (upper_32_bits(addr))
  213. printf("Error found for upper 32 bits\n");
  214. else
  215. esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
  216. #else
  217. esdhc_write32(&regs->dsaddr, (u32)data->src);
  218. #endif
  219. #endif
  220. }
  221. esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
  222. /* Calculate the timeout period for data transactions */
  223. /*
  224. * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
  225. * 2)Timeout period should be minimum 0.250sec as per SD Card spec
  226. * So, Number of SD Clock cycles for 0.25sec should be minimum
  227. * (SD Clock/sec * 0.25 sec) SD Clock cycles
  228. * = (mmc->clock * 1/4) SD Clock cycles
  229. * As 1) >= 2)
  230. * => (2^(timeout+13)) >= mmc->clock * 1/4
  231. * Taking log2 both the sides
  232. * => timeout + 13 >= log2(mmc->clock/4)
  233. * Rounding up to next power of 2
  234. * => timeout + 13 = log2(mmc->clock/4) + 1
  235. * => timeout + 13 = fls(mmc->clock/4)
  236. */
  237. timeout = fls(mmc->clock/4);
  238. timeout -= 13;
  239. if (timeout > 14)
  240. timeout = 14;
  241. if (timeout < 0)
  242. timeout = 0;
  243. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
  244. if ((timeout == 4) || (timeout == 8) || (timeout == 12))
  245. timeout++;
  246. #endif
  247. #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
  248. timeout = 0xE;
  249. #endif
  250. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
  251. return 0;
  252. }
  253. #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
  254. static void check_and_invalidate_dcache_range
  255. (struct mmc_cmd *cmd,
  256. struct mmc_data *data) {
  257. #ifdef CONFIG_LS2085A
  258. unsigned start = 0;
  259. #else
  260. unsigned start = (unsigned)data->dest ;
  261. #endif
  262. unsigned size = roundup(ARCH_DMA_MINALIGN,
  263. data->blocks*data->blocksize);
  264. unsigned end = start+size ;
  265. #ifdef CONFIG_LS2085A
  266. dma_addr_t addr;
  267. addr = virt_to_phys((void *)(data->dest));
  268. if (upper_32_bits(addr))
  269. printf("Error found for upper 32 bits\n");
  270. else
  271. start = lower_32_bits(addr);
  272. #endif
  273. invalidate_dcache_range(start, end);
  274. }
  275. #endif
  276. /*
  277. * Sends a command out on the bus. Takes the mmc pointer,
  278. * a command pointer, and an optional data pointer.
  279. */
  280. static int
  281. esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  282. {
  283. int err = 0;
  284. uint xfertyp;
  285. uint irqstat;
  286. struct fsl_esdhc_cfg *cfg = mmc->priv;
  287. volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  288. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
  289. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  290. return 0;
  291. #endif
  292. esdhc_write32(&regs->irqstat, -1);
  293. sync();
  294. /* Wait for the bus to be idle */
  295. while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
  296. (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
  297. ;
  298. while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
  299. ;
  300. /* Wait at least 8 SD clock cycles before the next command */
  301. /*
  302. * Note: This is way more than 8 cycles, but 1ms seems to
  303. * resolve timing issues with some cards
  304. */
  305. udelay(1000);
  306. /* Set up for a data transfer if we have one */
  307. if (data) {
  308. err = esdhc_setup_data(mmc, data);
  309. if(err)
  310. return err;
  311. }
  312. /* Figure out the transfer arguments */
  313. xfertyp = esdhc_xfertyp(cmd, data);
  314. /* Mask all irqs */
  315. esdhc_write32(&regs->irqsigen, 0);
  316. /* Send the command */
  317. esdhc_write32(&regs->cmdarg, cmd->cmdarg);
  318. #if defined(CONFIG_FSL_USDHC)
  319. esdhc_write32(&regs->mixctrl,
  320. (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
  321. | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
  322. esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
  323. #else
  324. esdhc_write32(&regs->xfertyp, xfertyp);
  325. #endif
  326. /* Wait for the command to complete */
  327. while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
  328. ;
  329. irqstat = esdhc_read32(&regs->irqstat);
  330. if (irqstat & CMD_ERR) {
  331. err = COMM_ERR;
  332. goto out;
  333. }
  334. if (irqstat & IRQSTAT_CTOE) {
  335. err = TIMEOUT;
  336. goto out;
  337. }
  338. /* Switch voltage to 1.8V if CMD11 succeeded */
  339. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
  340. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  341. printf("Run CMD11 1.8V switch\n");
  342. /* Sleep for 5 ms - max time for card to switch to 1.8V */
  343. udelay(5000);
  344. }
  345. /* Workaround for ESDHC errata ENGcm03648 */
  346. if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
  347. int timeout = 2500;
  348. /* Poll on DATA0 line for cmd with busy signal for 250 ms */
  349. while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
  350. PRSSTAT_DAT0)) {
  351. udelay(100);
  352. timeout--;
  353. }
  354. if (timeout <= 0) {
  355. printf("Timeout waiting for DAT0 to go high!\n");
  356. err = TIMEOUT;
  357. goto out;
  358. }
  359. }
  360. /* Copy the response to the response buffer */
  361. if (cmd->resp_type & MMC_RSP_136) {
  362. u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
  363. cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
  364. cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
  365. cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
  366. cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
  367. cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
  368. cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
  369. cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
  370. cmd->response[3] = (cmdrsp0 << 8);
  371. } else
  372. cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
  373. /* Wait until all of the blocks are transferred */
  374. if (data) {
  375. #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
  376. esdhc_pio_read_write(mmc, data);
  377. #else
  378. do {
  379. irqstat = esdhc_read32(&regs->irqstat);
  380. if (irqstat & IRQSTAT_DTOE) {
  381. err = TIMEOUT;
  382. goto out;
  383. }
  384. if (irqstat & DATA_ERR) {
  385. err = COMM_ERR;
  386. goto out;
  387. }
  388. } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
  389. if (data->flags & MMC_DATA_READ)
  390. check_and_invalidate_dcache_range(cmd, data);
  391. #endif
  392. }
  393. out:
  394. /* Reset CMD and DATA portions on error */
  395. if (err) {
  396. esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
  397. SYSCTL_RSTC);
  398. while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
  399. ;
  400. if (data) {
  401. esdhc_write32(&regs->sysctl,
  402. esdhc_read32(&regs->sysctl) |
  403. SYSCTL_RSTD);
  404. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
  405. ;
  406. }
  407. /* If this was CMD11, then notify that power cycle is needed */
  408. if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
  409. printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
  410. }
  411. esdhc_write32(&regs->irqstat, -1);
  412. return err;
  413. }
  414. static void set_sysctl(struct mmc *mmc, uint clock)
  415. {
  416. int div, pre_div;
  417. struct fsl_esdhc_cfg *cfg = mmc->priv;
  418. volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  419. int sdhc_clk = cfg->sdhc_clk;
  420. uint clk;
  421. if (clock < mmc->cfg->f_min)
  422. clock = mmc->cfg->f_min;
  423. if (sdhc_clk / 16 > clock) {
  424. for (pre_div = 2; pre_div < 256; pre_div *= 2)
  425. if ((sdhc_clk / pre_div) <= (clock * 16))
  426. break;
  427. } else
  428. pre_div = 2;
  429. for (div = 1; div <= 16; div++)
  430. if ((sdhc_clk / (div * pre_div)) <= clock)
  431. break;
  432. pre_div >>= mmc->ddr_mode ? 2 : 1;
  433. div -= 1;
  434. clk = (pre_div << 8) | (div << 4);
  435. esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
  436. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
  437. udelay(10000);
  438. clk = SYSCTL_PEREN | SYSCTL_CKEN;
  439. esdhc_setbits32(&regs->sysctl, clk);
  440. }
  441. static void esdhc_set_ios(struct mmc *mmc)
  442. {
  443. struct fsl_esdhc_cfg *cfg = mmc->priv;
  444. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  445. /* Set the clock speed */
  446. set_sysctl(mmc, mmc->clock);
  447. /* Set the bus width */
  448. esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
  449. if (mmc->bus_width == 4)
  450. esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
  451. else if (mmc->bus_width == 8)
  452. esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
  453. }
  454. static int esdhc_init(struct mmc *mmc)
  455. {
  456. struct fsl_esdhc_cfg *cfg = mmc->priv;
  457. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  458. int timeout = 1000;
  459. /* Reset the entire host controller */
  460. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  461. /* Wait until the controller is available */
  462. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  463. udelay(1000);
  464. #ifndef ARCH_MXC
  465. /* Enable cache snooping */
  466. esdhc_write32(&regs->scr, 0x00000040);
  467. #endif
  468. esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
  469. /* Set the initial clock speed */
  470. mmc_set_clock(mmc, 400000);
  471. /* Disable the BRR and BWR bits in IRQSTAT */
  472. esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
  473. /* Put the PROCTL reg back to the default */
  474. esdhc_write32(&regs->proctl, PROCTL_INIT);
  475. /* Set timout to the maximum value */
  476. esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
  477. #ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
  478. esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
  479. #endif
  480. return 0;
  481. }
  482. static int esdhc_getcd(struct mmc *mmc)
  483. {
  484. struct fsl_esdhc_cfg *cfg = mmc->priv;
  485. struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
  486. int timeout = 1000;
  487. #ifdef CONFIG_ESDHC_DETECT_QUIRK
  488. if (CONFIG_ESDHC_DETECT_QUIRK)
  489. return 1;
  490. #endif
  491. while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
  492. udelay(1000);
  493. return timeout > 0;
  494. }
  495. static void esdhc_reset(struct fsl_esdhc *regs)
  496. {
  497. unsigned long timeout = 100; /* wait max 100 ms */
  498. /* reset the controller */
  499. esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
  500. /* hardware clears the bit when it is done */
  501. while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
  502. udelay(1000);
  503. if (!timeout)
  504. printf("MMC/SD: Reset never completed.\n");
  505. }
  506. static const struct mmc_ops esdhc_ops = {
  507. .send_cmd = esdhc_send_cmd,
  508. .set_ios = esdhc_set_ios,
  509. .init = esdhc_init,
  510. .getcd = esdhc_getcd,
  511. };
  512. int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
  513. {
  514. struct fsl_esdhc *regs;
  515. struct mmc *mmc;
  516. u32 caps, voltage_caps;
  517. if (!cfg)
  518. return -1;
  519. regs = (struct fsl_esdhc *)cfg->esdhc_base;
  520. /* First reset the eSDHC controller */
  521. esdhc_reset(regs);
  522. esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
  523. | SYSCTL_IPGEN | SYSCTL_CKEN);
  524. writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
  525. memset(&cfg->cfg, 0, sizeof(cfg->cfg));
  526. voltage_caps = 0;
  527. caps = esdhc_read32(&regs->hostcapblt);
  528. #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
  529. caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
  530. ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
  531. #endif
  532. /* T4240 host controller capabilities register should have VS33 bit */
  533. #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
  534. caps = caps | ESDHC_HOSTCAPBLT_VS33;
  535. #endif
  536. if (caps & ESDHC_HOSTCAPBLT_VS18)
  537. voltage_caps |= MMC_VDD_165_195;
  538. if (caps & ESDHC_HOSTCAPBLT_VS30)
  539. voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
  540. if (caps & ESDHC_HOSTCAPBLT_VS33)
  541. voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
  542. cfg->cfg.name = "FSL_SDHC";
  543. cfg->cfg.ops = &esdhc_ops;
  544. #ifdef CONFIG_SYS_SD_VOLTAGE
  545. cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
  546. #else
  547. cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  548. #endif
  549. if ((cfg->cfg.voltages & voltage_caps) == 0) {
  550. printf("voltage not supported by controller\n");
  551. return -1;
  552. }
  553. cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
  554. #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
  555. cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz;
  556. #endif
  557. if (cfg->max_bus_width > 0) {
  558. if (cfg->max_bus_width < 8)
  559. cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
  560. if (cfg->max_bus_width < 4)
  561. cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
  562. }
  563. if (caps & ESDHC_HOSTCAPBLT_HSS)
  564. cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  565. #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
  566. if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
  567. cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
  568. #endif
  569. cfg->cfg.f_min = 400000;
  570. cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
  571. cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  572. mmc = mmc_create(&cfg->cfg, cfg);
  573. if (mmc == NULL)
  574. return -1;
  575. return 0;
  576. }
  577. int fsl_esdhc_mmc_init(bd_t *bis)
  578. {
  579. struct fsl_esdhc_cfg *cfg;
  580. cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
  581. cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
  582. cfg->sdhc_clk = gd->arch.sdhc_clk;
  583. return fsl_esdhc_initialize(bis, cfg);
  584. }
  585. #ifdef CONFIG_OF_LIBFDT
  586. void fdt_fixup_esdhc(void *blob, bd_t *bd)
  587. {
  588. const char *compat = "fsl,esdhc";
  589. #ifdef CONFIG_FSL_ESDHC_PIN_MUX
  590. if (!hwconfig("esdhc")) {
  591. do_fixup_by_compat(blob, compat, "status", "disabled",
  592. 8 + 1, 1);
  593. return;
  594. }
  595. #endif
  596. do_fixup_by_compat_u32(blob, compat, "clock-frequency",
  597. gd->arch.sdhc_clk, 1);
  598. do_fixup_by_compat(blob, compat, "status", "okay",
  599. 4 + 1, 1);
  600. }
  601. #endif