mxsmmc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * Freescale i.MX28 SSP MMC driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  9. * Terry Lv
  10. *
  11. * Copyright 2007, Freescale Semiconductor, Inc
  12. * Andy Fleming
  13. *
  14. * Based vaguely on the pxa mmc code:
  15. * (C) Copyright 2003
  16. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  17. *
  18. * See file CREDITS for list of people who contributed to this
  19. * project.
  20. *
  21. * This program is free software; you can redistribute it and/or
  22. * modify it under the terms of the GNU General Public License as
  23. * published by the Free Software Foundation; either version 2 of
  24. * the License, or (at your option) any later version.
  25. *
  26. * This program is distributed in the hope that it will be useful,
  27. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  29. * GNU General Public License for more details.
  30. *
  31. * You should have received a copy of the GNU General Public License
  32. * along with this program; if not, write to the Free Software
  33. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  34. * MA 02111-1307 USA
  35. */
  36. #include <common.h>
  37. #include <malloc.h>
  38. #include <mmc.h>
  39. #include <asm/errno.h>
  40. #include <asm/io.h>
  41. #include <asm/arch/clock.h>
  42. #include <asm/arch/imx-regs.h>
  43. #include <asm/arch/sys_proto.h>
  44. #include <asm/arch/dma.h>
  45. #include <bouncebuf.h>
  46. struct mxsmmc_priv {
  47. int id;
  48. struct mxs_ssp_regs *regs;
  49. uint32_t buswidth;
  50. int (*mmc_is_wp)(int);
  51. struct mxs_dma_desc *desc;
  52. };
  53. #define MXSMMC_MAX_TIMEOUT 10000
  54. #define MXSMMC_SMALL_TRANSFER 512
  55. static int mxsmmc_send_cmd_pio(struct mxsmmc_priv *priv, struct mmc_data *data)
  56. {
  57. struct mxs_ssp_regs *ssp_regs = priv->regs;
  58. uint32_t *data_ptr;
  59. int timeout = MXSMMC_MAX_TIMEOUT;
  60. uint32_t reg;
  61. uint32_t data_count = data->blocksize * data->blocks;
  62. if (data->flags & MMC_DATA_READ) {
  63. data_ptr = (uint32_t *)data->dest;
  64. while (data_count && --timeout) {
  65. reg = readl(&ssp_regs->hw_ssp_status);
  66. if (!(reg & SSP_STATUS_FIFO_EMPTY)) {
  67. *data_ptr++ = readl(&ssp_regs->hw_ssp_data);
  68. data_count -= 4;
  69. timeout = MXSMMC_MAX_TIMEOUT;
  70. } else
  71. udelay(1000);
  72. }
  73. } else {
  74. data_ptr = (uint32_t *)data->src;
  75. timeout *= 100;
  76. while (data_count && --timeout) {
  77. reg = readl(&ssp_regs->hw_ssp_status);
  78. if (!(reg & SSP_STATUS_FIFO_FULL)) {
  79. writel(*data_ptr++, &ssp_regs->hw_ssp_data);
  80. data_count -= 4;
  81. timeout = MXSMMC_MAX_TIMEOUT;
  82. } else
  83. udelay(1000);
  84. }
  85. }
  86. return timeout ? 0 : COMM_ERR;
  87. }
  88. static int mxsmmc_send_cmd_dma(struct mxsmmc_priv *priv, struct mmc_data *data)
  89. {
  90. uint32_t data_count = data->blocksize * data->blocks;
  91. int dmach;
  92. struct mxs_dma_desc *desc = priv->desc;
  93. void *addr;
  94. unsigned int flags;
  95. struct bounce_buffer bbstate;
  96. memset(desc, 0, sizeof(struct mxs_dma_desc));
  97. desc->address = (dma_addr_t)desc;
  98. if (data->flags & MMC_DATA_READ) {
  99. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
  100. addr = data->dest;
  101. flags = GEN_BB_WRITE;
  102. } else {
  103. priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
  104. addr = (void *)data->src;
  105. flags = GEN_BB_READ;
  106. }
  107. bounce_buffer_start(&bbstate, addr, data_count, flags);
  108. priv->desc->cmd.address = (dma_addr_t)bbstate.bounce_buffer;
  109. priv->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM |
  110. (data_count << MXS_DMA_DESC_BYTES_OFFSET);
  111. dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + priv->id;
  112. mxs_dma_desc_append(dmach, priv->desc);
  113. if (mxs_dma_go(dmach)) {
  114. bounce_buffer_stop(&bbstate);
  115. return COMM_ERR;
  116. }
  117. bounce_buffer_stop(&bbstate);
  118. return 0;
  119. }
  120. /*
  121. * Sends a command out on the bus. Takes the mmc pointer,
  122. * a command pointer, and an optional data pointer.
  123. */
  124. static int
  125. mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  126. {
  127. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  128. struct mxs_ssp_regs *ssp_regs = priv->regs;
  129. uint32_t reg;
  130. int timeout;
  131. uint32_t ctrl0;
  132. int ret;
  133. debug("MMC%d: CMD%d\n", mmc->block_dev.dev, cmd->cmdidx);
  134. /* Check bus busy */
  135. timeout = MXSMMC_MAX_TIMEOUT;
  136. while (--timeout) {
  137. udelay(1000);
  138. reg = readl(&ssp_regs->hw_ssp_status);
  139. if (!(reg &
  140. (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY |
  141. SSP_STATUS_CMD_BUSY))) {
  142. break;
  143. }
  144. }
  145. if (!timeout) {
  146. printf("MMC%d: Bus busy timeout!\n", mmc->block_dev.dev);
  147. return TIMEOUT;
  148. }
  149. /* See if card is present */
  150. if (readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT) {
  151. printf("MMC%d: No card detected!\n", mmc->block_dev.dev);
  152. return NO_CARD_ERR;
  153. }
  154. /* Start building CTRL0 contents */
  155. ctrl0 = priv->buswidth;
  156. /* Set up command */
  157. if (!(cmd->resp_type & MMC_RSP_CRC))
  158. ctrl0 |= SSP_CTRL0_IGNORE_CRC;
  159. if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */
  160. ctrl0 |= SSP_CTRL0_GET_RESP;
  161. if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */
  162. ctrl0 |= SSP_CTRL0_LONG_RESP;
  163. if (data && (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER))
  164. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
  165. else
  166. writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
  167. /* Command index */
  168. reg = readl(&ssp_regs->hw_ssp_cmd0);
  169. reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC);
  170. reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET;
  171. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  172. reg |= SSP_CMD0_APPEND_8CYC;
  173. writel(reg, &ssp_regs->hw_ssp_cmd0);
  174. /* Command argument */
  175. writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1);
  176. /* Set up data */
  177. if (data) {
  178. /* READ or WRITE */
  179. if (data->flags & MMC_DATA_READ) {
  180. ctrl0 |= SSP_CTRL0_READ;
  181. } else if (priv->mmc_is_wp &&
  182. priv->mmc_is_wp(mmc->block_dev.dev)) {
  183. printf("MMC%d: Can not write a locked card!\n",
  184. mmc->block_dev.dev);
  185. return UNUSABLE_ERR;
  186. }
  187. ctrl0 |= SSP_CTRL0_DATA_XFER;
  188. reg = ((data->blocks - 1) <<
  189. SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) |
  190. ((ffs(data->blocksize) - 1) <<
  191. SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET);
  192. writel(reg, &ssp_regs->hw_ssp_block_size);
  193. reg = data->blocksize * data->blocks;
  194. writel(reg, &ssp_regs->hw_ssp_xfer_size);
  195. }
  196. /* Kick off the command */
  197. ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN;
  198. writel(ctrl0, &ssp_regs->hw_ssp_ctrl0);
  199. /* Wait for the command to complete */
  200. timeout = MXSMMC_MAX_TIMEOUT;
  201. while (--timeout) {
  202. udelay(1000);
  203. reg = readl(&ssp_regs->hw_ssp_status);
  204. if (!(reg & SSP_STATUS_CMD_BUSY))
  205. break;
  206. }
  207. if (!timeout) {
  208. printf("MMC%d: Command %d busy\n",
  209. mmc->block_dev.dev, cmd->cmdidx);
  210. return TIMEOUT;
  211. }
  212. /* Check command timeout */
  213. if (reg & SSP_STATUS_RESP_TIMEOUT) {
  214. printf("MMC%d: Command %d timeout (status 0x%08x)\n",
  215. mmc->block_dev.dev, cmd->cmdidx, reg);
  216. return TIMEOUT;
  217. }
  218. /* Check command errors */
  219. if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) {
  220. printf("MMC%d: Command %d error (status 0x%08x)!\n",
  221. mmc->block_dev.dev, cmd->cmdidx, reg);
  222. return COMM_ERR;
  223. }
  224. /* Copy response to response buffer */
  225. if (cmd->resp_type & MMC_RSP_136) {
  226. cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0);
  227. cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1);
  228. cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2);
  229. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3);
  230. } else
  231. cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0);
  232. /* Return if no data to process */
  233. if (!data)
  234. return 0;
  235. if (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER) {
  236. ret = mxsmmc_send_cmd_pio(priv, data);
  237. if (ret) {
  238. printf("MMC%d: Data timeout with command %d "
  239. "(status 0x%08x)!\n",
  240. mmc->block_dev.dev, cmd->cmdidx, reg);
  241. return ret;
  242. }
  243. } else {
  244. ret = mxsmmc_send_cmd_dma(priv, data);
  245. if (ret) {
  246. printf("MMC%d: DMA transfer failed\n",
  247. mmc->block_dev.dev);
  248. return ret;
  249. }
  250. }
  251. /* Check data errors */
  252. reg = readl(&ssp_regs->hw_ssp_status);
  253. if (reg &
  254. (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR |
  255. SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) {
  256. printf("MMC%d: Data error with command %d (status 0x%08x)!\n",
  257. mmc->block_dev.dev, cmd->cmdidx, reg);
  258. return COMM_ERR;
  259. }
  260. return 0;
  261. }
  262. static void mxsmmc_set_ios(struct mmc *mmc)
  263. {
  264. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  265. struct mxs_ssp_regs *ssp_regs = priv->regs;
  266. /* Set the clock speed */
  267. if (mmc->clock)
  268. mx28_set_ssp_busclock(priv->id, mmc->clock / 1000);
  269. switch (mmc->bus_width) {
  270. case 1:
  271. priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT;
  272. break;
  273. case 4:
  274. priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT;
  275. break;
  276. case 8:
  277. priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT;
  278. break;
  279. }
  280. /* Set the bus width */
  281. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0,
  282. SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth);
  283. debug("MMC%d: Set %d bits bus width\n",
  284. mmc->block_dev.dev, mmc->bus_width);
  285. }
  286. static int mxsmmc_init(struct mmc *mmc)
  287. {
  288. struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv;
  289. struct mxs_ssp_regs *ssp_regs = priv->regs;
  290. /* Reset SSP */
  291. mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  292. /* 8 bits word length in MMC mode */
  293. clrsetbits_le32(&ssp_regs->hw_ssp_ctrl1,
  294. SSP_CTRL1_SSP_MODE_MASK | SSP_CTRL1_WORD_LENGTH_MASK |
  295. SSP_CTRL1_DMA_ENABLE,
  296. SSP_CTRL1_SSP_MODE_SD_MMC | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS);
  297. /* Set initial bit clock 400 KHz */
  298. mx28_set_ssp_busclock(priv->id, 400);
  299. /* Send initial 74 clock cycles (185 us @ 400 KHz)*/
  300. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set);
  301. udelay(200);
  302. writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr);
  303. return 0;
  304. }
  305. int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int))
  306. {
  307. struct mmc *mmc = NULL;
  308. struct mxsmmc_priv *priv = NULL;
  309. int ret;
  310. mmc = malloc(sizeof(struct mmc));
  311. if (!mmc)
  312. return -ENOMEM;
  313. priv = malloc(sizeof(struct mxsmmc_priv));
  314. if (!priv) {
  315. free(mmc);
  316. return -ENOMEM;
  317. }
  318. priv->desc = mxs_dma_desc_alloc();
  319. if (!priv->desc) {
  320. free(priv);
  321. free(mmc);
  322. return -ENOMEM;
  323. }
  324. ret = mxs_dma_init_channel(id);
  325. if (ret)
  326. return ret;
  327. priv->mmc_is_wp = wp;
  328. priv->id = id;
  329. switch (id) {
  330. case 0:
  331. priv->regs = (struct mxs_ssp_regs *)MXS_SSP0_BASE;
  332. break;
  333. case 1:
  334. priv->regs = (struct mxs_ssp_regs *)MXS_SSP1_BASE;
  335. break;
  336. case 2:
  337. priv->regs = (struct mxs_ssp_regs *)MXS_SSP2_BASE;
  338. break;
  339. case 3:
  340. priv->regs = (struct mxs_ssp_regs *)MXS_SSP3_BASE;
  341. break;
  342. }
  343. sprintf(mmc->name, "MXS MMC");
  344. mmc->send_cmd = mxsmmc_send_cmd;
  345. mmc->set_ios = mxsmmc_set_ios;
  346. mmc->init = mxsmmc_init;
  347. mmc->getcd = NULL;
  348. mmc->priv = priv;
  349. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  350. mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT |
  351. MMC_MODE_HS_52MHz | MMC_MODE_HS;
  352. /*
  353. * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz
  354. * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)),
  355. * CLOCK_DIVIDE has to be an even value from 2 to 254, and
  356. * CLOCK_RATE could be any integer from 0 to 255.
  357. */
  358. mmc->f_min = 400000;
  359. mmc->f_max = mxc_get_clock(MXC_SSP0_CLK + id) * 1000 / 2;
  360. mmc->b_max = 0x20;
  361. mmc_register(mmc);
  362. return 0;
  363. }