ls2085a.c 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <phy.h>
  8. #include <fsl-mc/ldpaa_wriop.h>
  9. #include <asm/io.h>
  10. #include <asm/arch-fsl-lsch3/immap_lsch3.h>
  11. #include <asm/arch/fsl_serdes.h>
  12. #include <fsl-mc/ldpaa_wriop.h>
  13. u32 dpmac_to_devdisr[] = {
  14. [WRIOP1_DPMAC1] = FSL_CHASSIS3_DEVDISR2_DPMAC1,
  15. [WRIOP1_DPMAC2] = FSL_CHASSIS3_DEVDISR2_DPMAC2,
  16. [WRIOP1_DPMAC3] = FSL_CHASSIS3_DEVDISR2_DPMAC3,
  17. [WRIOP1_DPMAC4] = FSL_CHASSIS3_DEVDISR2_DPMAC4,
  18. [WRIOP1_DPMAC5] = FSL_CHASSIS3_DEVDISR2_DPMAC5,
  19. [WRIOP1_DPMAC6] = FSL_CHASSIS3_DEVDISR2_DPMAC6,
  20. [WRIOP1_DPMAC7] = FSL_CHASSIS3_DEVDISR2_DPMAC7,
  21. [WRIOP1_DPMAC8] = FSL_CHASSIS3_DEVDISR2_DPMAC8,
  22. [WRIOP1_DPMAC9] = FSL_CHASSIS3_DEVDISR2_DPMAC9,
  23. [WRIOP1_DPMAC10] = FSL_CHASSIS3_DEVDISR2_DPMAC10,
  24. [WRIOP1_DPMAC11] = FSL_CHASSIS3_DEVDISR2_DPMAC11,
  25. [WRIOP1_DPMAC12] = FSL_CHASSIS3_DEVDISR2_DPMAC12,
  26. [WRIOP1_DPMAC13] = FSL_CHASSIS3_DEVDISR2_DPMAC13,
  27. [WRIOP1_DPMAC14] = FSL_CHASSIS3_DEVDISR2_DPMAC14,
  28. [WRIOP1_DPMAC15] = FSL_CHASSIS3_DEVDISR2_DPMAC15,
  29. [WRIOP1_DPMAC16] = FSL_CHASSIS3_DEVDISR2_DPMAC16,
  30. [WRIOP1_DPMAC17] = FSL_CHASSIS3_DEVDISR2_DPMAC17,
  31. [WRIOP1_DPMAC18] = FSL_CHASSIS3_DEVDISR2_DPMAC18,
  32. [WRIOP1_DPMAC19] = FSL_CHASSIS3_DEVDISR2_DPMAC19,
  33. [WRIOP1_DPMAC20] = FSL_CHASSIS3_DEVDISR2_DPMAC20,
  34. [WRIOP1_DPMAC21] = FSL_CHASSIS3_DEVDISR2_DPMAC21,
  35. [WRIOP1_DPMAC22] = FSL_CHASSIS3_DEVDISR2_DPMAC22,
  36. [WRIOP1_DPMAC23] = FSL_CHASSIS3_DEVDISR2_DPMAC23,
  37. [WRIOP1_DPMAC24] = FSL_CHASSIS3_DEVDISR2_DPMAC24,
  38. };
  39. static int is_device_disabled(int dpmac_id)
  40. {
  41. struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  42. u32 devdisr2 = in_le32(&gur->devdisr2);
  43. return dpmac_to_devdisr[dpmac_id] & devdisr2;
  44. }
  45. void wriop_dpmac_disable(int dpmac_id)
  46. {
  47. struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  48. setbits_le32(&gur->devdisr2, dpmac_to_devdisr[dpmac_id]);
  49. }
  50. void wriop_dpmac_enable(int dpmac_id)
  51. {
  52. struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  53. clrbits_le32(&gur->devdisr2, dpmac_to_devdisr[dpmac_id]);
  54. }
  55. phy_interface_t wriop_dpmac_enet_if(int dpmac_id, int lane_prtcl)
  56. {
  57. enum srds_prtcl;
  58. if (is_device_disabled(dpmac_id + 1))
  59. return PHY_INTERFACE_MODE_NONE;
  60. if (lane_prtcl >= SGMII1 && lane_prtcl <= SGMII16)
  61. return PHY_INTERFACE_MODE_SGMII;
  62. if (lane_prtcl >= XFI1 && lane_prtcl <= XFI8)
  63. return PHY_INTERFACE_MODE_XGMII;
  64. if (lane_prtcl >= XAUI1 && lane_prtcl <= XAUI2)
  65. return PHY_INTERFACE_MODE_XGMII;
  66. if (lane_prtcl >= QSGMII_A && lane_prtcl <= QSGMII_D)
  67. return PHY_INTERFACE_MODE_QSGMII;
  68. return PHY_INTERFACE_MODE_NONE;
  69. }