greth.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. /* Gaisler.com GRETH 10/100/1000 Ethernet MAC driver
  2. *
  3. * Driver use polling mode (no Interrupt)
  4. *
  5. * (C) Copyright 2007
  6. * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /* #define DEBUG */
  11. #include <common.h>
  12. #include <command.h>
  13. #include <errno.h>
  14. #include <net.h>
  15. #include <netdev.h>
  16. #include <malloc.h>
  17. #include <asm/processor.h>
  18. #include <ambapp.h>
  19. #include <asm/leon.h>
  20. #include "greth.h"
  21. /* Default to 3s timeout on autonegotiation */
  22. #ifndef GRETH_PHY_TIMEOUT_MS
  23. #define GRETH_PHY_TIMEOUT_MS 3000
  24. #endif
  25. /* Default to PHY adrress 0 not not specified */
  26. #ifdef CONFIG_SYS_GRLIB_GRETH_PHYADDR
  27. #define GRETH_PHY_ADR_DEFAULT CONFIG_SYS_GRLIB_GRETH_PHYADDR
  28. #else
  29. #define GRETH_PHY_ADR_DEFAULT 0
  30. #endif
  31. /* ByPass Cache when reading regs */
  32. #define GRETH_REGLOAD(addr) SPARC_NOCACHE_READ(addr)
  33. /* Write-through cache ==> no bypassing needed on writes */
  34. #define GRETH_REGSAVE(addr,data) (*(volatile unsigned int *)(addr) = (data))
  35. #define GRETH_REGORIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)|data)
  36. #define GRETH_REGANDIN(addr,data) GRETH_REGSAVE(addr,GRETH_REGLOAD(addr)&data)
  37. #define GRETH_RXBD_CNT 4
  38. #define GRETH_TXBD_CNT 1
  39. #define GRETH_RXBUF_SIZE 1540
  40. #define GRETH_BUF_ALIGN 4
  41. #define GRETH_RXBUF_EFF_SIZE \
  42. ( (GRETH_RXBUF_SIZE&~(GRETH_BUF_ALIGN-1))+GRETH_BUF_ALIGN )
  43. typedef struct {
  44. greth_regs *regs;
  45. int irq;
  46. struct eth_device *dev;
  47. /* Hardware info */
  48. unsigned char phyaddr;
  49. int gbit_mac;
  50. /* Current operating Mode */
  51. int gb; /* GigaBit */
  52. int fd; /* Full Duplex */
  53. int sp; /* 10/100Mbps speed (1=100,0=10) */
  54. int auto_neg; /* Auto negotiate done */
  55. unsigned char hwaddr[6]; /* MAC Address */
  56. /* Descriptors */
  57. greth_bd *rxbd_base, *rxbd_max;
  58. greth_bd *txbd_base, *txbd_max;
  59. greth_bd *rxbd_curr;
  60. /* rx buffers in rx descriptors */
  61. void *rxbuf_base; /* (GRETH_RXBUF_SIZE+ALIGNBYTES) * GRETH_RXBD_CNT */
  62. /* unused for gbit_mac, temp buffer for sending packets with unligned
  63. * start.
  64. * Pointer to packet allocated with malloc.
  65. */
  66. void *txbuf;
  67. struct {
  68. /* rx status */
  69. unsigned int rx_packets,
  70. rx_crc_errors, rx_frame_errors, rx_length_errors, rx_errors;
  71. /* tx stats */
  72. unsigned int tx_packets,
  73. tx_latecol_errors,
  74. tx_underrun_errors, tx_limit_errors, tx_errors;
  75. } stats;
  76. } greth_priv;
  77. /* Read MII register 'addr' from core 'regs' */
  78. static int read_mii(int phyaddr, int regaddr, volatile greth_regs * regs)
  79. {
  80. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  81. }
  82. GRETH_REGSAVE(&regs->mdio, ((phyaddr & 0x1F) << 11) | ((regaddr & 0x1F) << 6) | 2);
  83. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  84. }
  85. if (!(GRETH_REGLOAD(&regs->mdio) & GRETH_MII_NVALID)) {
  86. return (GRETH_REGLOAD(&regs->mdio) >> 16) & 0xFFFF;
  87. } else {
  88. return -1;
  89. }
  90. }
  91. static void write_mii(int phyaddr, int regaddr, int data, volatile greth_regs * regs)
  92. {
  93. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  94. }
  95. GRETH_REGSAVE(&regs->mdio,
  96. ((data & 0xFFFF) << 16) | ((phyaddr & 0x1F) << 11) |
  97. ((regaddr & 0x1F) << 6) | 1);
  98. while (GRETH_REGLOAD(&regs->mdio) & GRETH_MII_BUSY) {
  99. }
  100. }
  101. /* init/start hardware and allocate descriptor buffers for rx side
  102. *
  103. */
  104. int greth_init(struct eth_device *dev, bd_t * bis)
  105. {
  106. int i;
  107. greth_priv *greth = dev->priv;
  108. greth_regs *regs = greth->regs;
  109. debug("greth_init\n");
  110. /* Reset core */
  111. GRETH_REGSAVE(&regs->control, (GRETH_RESET | (greth->gb << 8) |
  112. (greth->sp << 7) | (greth->fd << 4)));
  113. /* Wait for Reset to complete */
  114. while ( GRETH_REGLOAD(&regs->control) & GRETH_RESET) ;
  115. GRETH_REGSAVE(&regs->control,
  116. ((greth->gb << 8) | (greth->sp << 7) | (greth->fd << 4)));
  117. if (!greth->rxbd_base) {
  118. /* allocate descriptors */
  119. greth->rxbd_base = (greth_bd *)
  120. memalign(0x1000, GRETH_RXBD_CNT * sizeof(greth_bd));
  121. greth->txbd_base = (greth_bd *)
  122. memalign(0x1000, GRETH_TXBD_CNT * sizeof(greth_bd));
  123. /* allocate buffers to all descriptors */
  124. greth->rxbuf_base =
  125. malloc(GRETH_RXBUF_EFF_SIZE * GRETH_RXBD_CNT);
  126. }
  127. /* initate rx decriptors */
  128. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  129. greth->rxbd_base[i].addr = (unsigned int)
  130. greth->rxbuf_base + (GRETH_RXBUF_EFF_SIZE * i);
  131. /* enable desciptor & set wrap bit if last descriptor */
  132. if (i >= (GRETH_RXBD_CNT - 1)) {
  133. greth->rxbd_base[i].stat = GRETH_BD_EN | GRETH_BD_WR;
  134. } else {
  135. greth->rxbd_base[i].stat = GRETH_BD_EN;
  136. }
  137. }
  138. /* initiate indexes */
  139. greth->rxbd_curr = greth->rxbd_base;
  140. greth->rxbd_max = greth->rxbd_base + (GRETH_RXBD_CNT - 1);
  141. greth->txbd_max = greth->txbd_base + (GRETH_TXBD_CNT - 1);
  142. /*
  143. * greth->txbd_base->addr = 0;
  144. * greth->txbd_base->stat = GRETH_BD_WR;
  145. */
  146. /* initate tx decriptors */
  147. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  148. greth->txbd_base[i].addr = 0;
  149. /* enable desciptor & set wrap bit if last descriptor */
  150. if (i >= (GRETH_TXBD_CNT - 1)) {
  151. greth->txbd_base[i].stat = GRETH_BD_WR;
  152. } else {
  153. greth->txbd_base[i].stat = 0;
  154. }
  155. }
  156. /**** SET HARDWARE REGS ****/
  157. /* Set pointer to tx/rx descriptor areas */
  158. GRETH_REGSAVE(&regs->rx_desc_p, (unsigned int)&greth->rxbd_base[0]);
  159. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)&greth->txbd_base[0]);
  160. /* Enable Transmitter, GRETH will now scan descriptors for packets
  161. * to transmitt */
  162. debug("greth_init: enabling receiver\n");
  163. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  164. return 0;
  165. }
  166. /* Initiate PHY to a relevant speed
  167. * return:
  168. * - 0 = success
  169. * - 1 = timeout/fail
  170. */
  171. int greth_init_phy(greth_priv * dev, bd_t * bis)
  172. {
  173. greth_regs *regs = dev->regs;
  174. int tmp, tmp1, tmp2, i;
  175. unsigned int start, timeout;
  176. int phyaddr = GRETH_PHY_ADR_DEFAULT;
  177. #ifndef CONFIG_SYS_GRLIB_GRETH_PHYADDR
  178. /* If BSP doesn't provide a hardcoded PHY address the driver will
  179. * try to autodetect PHY address by stopping the search on the first
  180. * PHY address which has REG0 implemented.
  181. */
  182. for (i=0; i<32; i++) {
  183. tmp = read_mii(i, 0, regs);
  184. if ( (tmp != 0) && (tmp != 0xffff) ) {
  185. phyaddr = i;
  186. break;
  187. }
  188. }
  189. #endif
  190. /* Save PHY Address */
  191. dev->phyaddr = phyaddr;
  192. debug("GRETH PHY ADDRESS: %d\n", phyaddr);
  193. /* X msecs to ticks */
  194. timeout = usec2ticks(GRETH_PHY_TIMEOUT_MS * 1000);
  195. /* Get system timer0 current value
  196. * Total timeout is 5s
  197. */
  198. start = get_timer(0);
  199. /* get phy control register default values */
  200. while ((tmp = read_mii(phyaddr, 0, regs)) & 0x8000) {
  201. if (get_timer(start) > timeout) {
  202. debug("greth_init_phy: PHY read 1 failed\n");
  203. return 1; /* Fail */
  204. }
  205. }
  206. /* reset PHY and wait for completion */
  207. write_mii(phyaddr, 0, 0x8000 | tmp, regs);
  208. while (((tmp = read_mii(phyaddr, 0, regs))) & 0x8000) {
  209. if (get_timer(start) > timeout) {
  210. debug("greth_init_phy: PHY read 2 failed\n");
  211. return 1; /* Fail */
  212. }
  213. }
  214. /* Check if PHY is autoneg capable and then determine operating
  215. * mode, otherwise force it to 10 Mbit halfduplex
  216. */
  217. dev->gb = 0;
  218. dev->fd = 0;
  219. dev->sp = 0;
  220. dev->auto_neg = 0;
  221. if (!((tmp >> 12) & 1)) {
  222. write_mii(phyaddr, 0, 0, regs);
  223. } else {
  224. /* wait for auto negotiation to complete and then check operating mode */
  225. dev->auto_neg = 1;
  226. i = 0;
  227. while (!(((tmp = read_mii(phyaddr, 1, regs)) >> 5) & 1)) {
  228. if (get_timer(start) > timeout) {
  229. printf("Auto negotiation timed out. "
  230. "Selecting default config\n");
  231. tmp = read_mii(phyaddr, 0, regs);
  232. dev->gb = ((tmp >> 6) & 1)
  233. && !((tmp >> 13) & 1);
  234. dev->sp = !((tmp >> 6) & 1)
  235. && ((tmp >> 13) & 1);
  236. dev->fd = (tmp >> 8) & 1;
  237. goto auto_neg_done;
  238. }
  239. }
  240. if ((tmp >> 8) & 1) {
  241. tmp1 = read_mii(phyaddr, 9, regs);
  242. tmp2 = read_mii(phyaddr, 10, regs);
  243. if ((tmp1 & GRETH_MII_EXTADV_1000FD) &&
  244. (tmp2 & GRETH_MII_EXTPRT_1000FD)) {
  245. dev->gb = 1;
  246. dev->fd = 1;
  247. }
  248. if ((tmp1 & GRETH_MII_EXTADV_1000HD) &&
  249. (tmp2 & GRETH_MII_EXTPRT_1000HD)) {
  250. dev->gb = 1;
  251. dev->fd = 0;
  252. }
  253. }
  254. if ((dev->gb == 0) || ((dev->gb == 1) && (dev->gbit_mac == 0))) {
  255. tmp1 = read_mii(phyaddr, 4, regs);
  256. tmp2 = read_mii(phyaddr, 5, regs);
  257. if ((tmp1 & GRETH_MII_100TXFD) &&
  258. (tmp2 & GRETH_MII_100TXFD)) {
  259. dev->sp = 1;
  260. dev->fd = 1;
  261. }
  262. if ((tmp1 & GRETH_MII_100TXHD) &&
  263. (tmp2 & GRETH_MII_100TXHD)) {
  264. dev->sp = 1;
  265. dev->fd = 0;
  266. }
  267. if ((tmp1 & GRETH_MII_10FD) && (tmp2 & GRETH_MII_10FD)) {
  268. dev->fd = 1;
  269. }
  270. if ((dev->gb == 1) && (dev->gbit_mac == 0)) {
  271. dev->gb = 0;
  272. dev->fd = 0;
  273. write_mii(phyaddr, 0, dev->sp << 13, regs);
  274. }
  275. }
  276. }
  277. auto_neg_done:
  278. debug("%s GRETH Ethermac at [0x%x] irq %d. Running \
  279. %d Mbps %s duplex\n", dev->gbit_mac ? "10/100/1000" : "10/100", (unsigned int)(regs), (unsigned int)(dev->irq), dev->gb ? 1000 : (dev->sp ? 100 : 10), dev->fd ? "full" : "half");
  280. /* Read out PHY info if extended registers are available */
  281. if (tmp & 1) {
  282. tmp1 = read_mii(phyaddr, 2, regs);
  283. tmp2 = read_mii(phyaddr, 3, regs);
  284. tmp1 = (tmp1 << 6) | ((tmp2 >> 10) & 0x3F);
  285. tmp = tmp2 & 0xF;
  286. tmp2 = (tmp2 >> 4) & 0x3F;
  287. debug("PHY: Vendor %x Device %x Revision %d\n", tmp1,
  288. tmp2, tmp);
  289. } else {
  290. printf("PHY info not available\n");
  291. }
  292. /* set speed and duplex bits in control register */
  293. GRETH_REGORIN(&regs->control,
  294. (dev->gb << 8) | (dev->sp << 7) | (dev->fd << 4));
  295. return 0;
  296. }
  297. void greth_halt(struct eth_device *dev)
  298. {
  299. greth_priv *greth;
  300. greth_regs *regs;
  301. int i;
  302. debug("greth_halt\n");
  303. if (!dev || !dev->priv)
  304. return;
  305. greth = dev->priv;
  306. regs = greth->regs;
  307. if (!regs)
  308. return;
  309. /* disable receiver/transmitter by clearing the enable bits */
  310. GRETH_REGANDIN(&regs->control, ~(GRETH_RXEN | GRETH_TXEN));
  311. /* reset rx/tx descriptors */
  312. if (greth->rxbd_base) {
  313. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  314. greth->rxbd_base[i].stat =
  315. (i >= (GRETH_RXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  316. }
  317. }
  318. if (greth->txbd_base) {
  319. for (i = 0; i < GRETH_TXBD_CNT; i++) {
  320. greth->txbd_base[i].stat =
  321. (i >= (GRETH_TXBD_CNT - 1)) ? GRETH_BD_WR : 0;
  322. }
  323. }
  324. }
  325. int greth_send(struct eth_device *dev, void *eth_data, int data_length)
  326. {
  327. greth_priv *greth = dev->priv;
  328. greth_regs *regs = greth->regs;
  329. greth_bd *txbd;
  330. void *txbuf;
  331. unsigned int status;
  332. debug("greth_send\n");
  333. /* send data, wait for data to be sent, then return */
  334. if (((unsigned int)eth_data & (GRETH_BUF_ALIGN - 1))
  335. && !greth->gbit_mac) {
  336. /* data not aligned as needed by GRETH 10/100, solve this by allocating 4 byte aligned buffer
  337. * and copy data to before giving it to GRETH.
  338. */
  339. if (!greth->txbuf) {
  340. greth->txbuf = malloc(GRETH_RXBUF_SIZE);
  341. }
  342. txbuf = greth->txbuf;
  343. /* copy data info buffer */
  344. memcpy((char *)txbuf, (char *)eth_data, data_length);
  345. /* keep buffer to next time */
  346. } else {
  347. txbuf = (void *)eth_data;
  348. }
  349. /* get descriptor to use, only 1 supported... hehe easy */
  350. txbd = greth->txbd_base;
  351. /* setup descriptor to wrap around to it self */
  352. txbd->addr = (unsigned int)txbuf;
  353. txbd->stat = GRETH_BD_EN | GRETH_BD_WR | data_length;
  354. /* Remind Core which descriptor to use when sending */
  355. GRETH_REGSAVE(&regs->tx_desc_p, (unsigned int)txbd);
  356. /* initate send by enabling transmitter */
  357. GRETH_REGORIN(&regs->control, GRETH_TXEN);
  358. /* Wait for data to be sent */
  359. while ((status = GRETH_REGLOAD(&txbd->stat)) & GRETH_BD_EN) {
  360. ;
  361. }
  362. /* was the packet transmitted succesfully? */
  363. if (status & GRETH_TXBD_ERR_AL) {
  364. greth->stats.tx_limit_errors++;
  365. }
  366. if (status & GRETH_TXBD_ERR_UE) {
  367. greth->stats.tx_underrun_errors++;
  368. }
  369. if (status & GRETH_TXBD_ERR_LC) {
  370. greth->stats.tx_latecol_errors++;
  371. }
  372. if (status &
  373. (GRETH_TXBD_ERR_LC | GRETH_TXBD_ERR_UE | GRETH_TXBD_ERR_AL)) {
  374. /* any error */
  375. greth->stats.tx_errors++;
  376. return -1;
  377. }
  378. /* bump tx packet counter */
  379. greth->stats.tx_packets++;
  380. /* return succefully */
  381. return 0;
  382. }
  383. int greth_recv(struct eth_device *dev)
  384. {
  385. greth_priv *greth = dev->priv;
  386. greth_regs *regs = greth->regs;
  387. greth_bd *rxbd;
  388. unsigned int status, len = 0, bad;
  389. char *d;
  390. int enable = 0;
  391. int i;
  392. /* Receive One packet only, but clear as many error packets as there are
  393. * available.
  394. */
  395. {
  396. /* current receive descriptor */
  397. rxbd = greth->rxbd_curr;
  398. /* get status of next received packet */
  399. status = GRETH_REGLOAD(&rxbd->stat);
  400. bad = 0;
  401. /* stop if no more packets received */
  402. if (status & GRETH_BD_EN) {
  403. goto done;
  404. }
  405. debug("greth_recv: packet 0x%x, 0x%x, len: %d\n",
  406. (unsigned int)rxbd, status, status & GRETH_BD_LEN);
  407. /* Check status for errors.
  408. */
  409. if (status & GRETH_RXBD_ERR_FT) {
  410. greth->stats.rx_length_errors++;
  411. bad = 1;
  412. }
  413. if (status & (GRETH_RXBD_ERR_AE | GRETH_RXBD_ERR_OE)) {
  414. greth->stats.rx_frame_errors++;
  415. bad = 1;
  416. }
  417. if (status & GRETH_RXBD_ERR_CRC) {
  418. greth->stats.rx_crc_errors++;
  419. bad = 1;
  420. }
  421. if (bad) {
  422. greth->stats.rx_errors++;
  423. printf
  424. ("greth_recv: Bad packet (%d, %d, %d, 0x%08x, %d)\n",
  425. greth->stats.rx_length_errors,
  426. greth->stats.rx_frame_errors,
  427. greth->stats.rx_crc_errors, status,
  428. greth->stats.rx_packets);
  429. /* print all rx descriptors */
  430. for (i = 0; i < GRETH_RXBD_CNT; i++) {
  431. printf("[%d]: Stat=0x%lx, Addr=0x%lx\n", i,
  432. GRETH_REGLOAD(&greth->rxbd_base[i].stat),
  433. GRETH_REGLOAD(&greth->rxbd_base[i].addr));
  434. }
  435. } else {
  436. /* Process the incoming packet. */
  437. len = status & GRETH_BD_LEN;
  438. d = (char *)rxbd->addr;
  439. debug
  440. ("greth_recv: new packet, length: %d. data: %x %x %x %x %x %x %x %x\n",
  441. len, d[0], d[1], d[2], d[3], d[4], d[5], d[6],
  442. d[7]);
  443. /* flush all data cache to make sure we're not reading old packet data */
  444. sparc_dcache_flush_all();
  445. /* pass packet on to network subsystem */
  446. net_process_received_packet((void *)d, len);
  447. /* bump stats counters */
  448. greth->stats.rx_packets++;
  449. /* bad is now 0 ==> will stop loop */
  450. }
  451. /* reenable descriptor to receive more packet with this descriptor, wrap around if needed */
  452. rxbd->stat =
  453. GRETH_BD_EN |
  454. (((unsigned int)greth->rxbd_curr >=
  455. (unsigned int)greth->rxbd_max) ? GRETH_BD_WR : 0);
  456. enable = 1;
  457. /* increase index */
  458. greth->rxbd_curr =
  459. ((unsigned int)greth->rxbd_curr >=
  460. (unsigned int)greth->rxbd_max) ? greth->
  461. rxbd_base : (greth->rxbd_curr + 1);
  462. }
  463. if (enable) {
  464. GRETH_REGORIN(&regs->control, GRETH_RXEN);
  465. }
  466. done:
  467. /* return positive length of packet or 0 if non received */
  468. return len;
  469. }
  470. void greth_set_hwaddr(greth_priv * greth, unsigned char *mac)
  471. {
  472. /* save new MAC address */
  473. greth->dev->enetaddr[0] = greth->hwaddr[0] = mac[0];
  474. greth->dev->enetaddr[1] = greth->hwaddr[1] = mac[1];
  475. greth->dev->enetaddr[2] = greth->hwaddr[2] = mac[2];
  476. greth->dev->enetaddr[3] = greth->hwaddr[3] = mac[3];
  477. greth->dev->enetaddr[4] = greth->hwaddr[4] = mac[4];
  478. greth->dev->enetaddr[5] = greth->hwaddr[5] = mac[5];
  479. greth->regs->esa_msb = (mac[0] << 8) | mac[1];
  480. greth->regs->esa_lsb =
  481. (mac[2] << 24) | (mac[3] << 16) | (mac[4] << 8) | mac[5];
  482. debug("GRETH: New MAC address: %02x:%02x:%02x:%02x:%02x:%02x\n",
  483. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  484. }
  485. int greth_initialize(bd_t * bis)
  486. {
  487. greth_priv *greth;
  488. ambapp_apbdev apbdev;
  489. struct eth_device *dev;
  490. int i;
  491. char *addr_str, *end;
  492. unsigned char addr[6];
  493. debug("Scanning for GRETH\n");
  494. /* Find Device & IRQ via AMBA Plug&Play information */
  495. if (ambapp_apb_first(VENDOR_GAISLER, GAISLER_ETHMAC, &apbdev) != 1) {
  496. return -1; /* GRETH not found */
  497. }
  498. greth = (greth_priv *) malloc(sizeof(greth_priv));
  499. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  500. memset(dev, 0, sizeof(struct eth_device));
  501. memset(greth, 0, sizeof(greth_priv));
  502. greth->regs = (greth_regs *) apbdev.address;
  503. greth->irq = apbdev.irq;
  504. debug("Found GRETH at %p, irq %d\n", greth->regs, greth->irq);
  505. dev->priv = (void *)greth;
  506. dev->iobase = (unsigned int)greth->regs;
  507. dev->init = greth_init;
  508. dev->halt = greth_halt;
  509. dev->send = greth_send;
  510. dev->recv = greth_recv;
  511. greth->dev = dev;
  512. /* Reset Core */
  513. GRETH_REGSAVE(&greth->regs->control, GRETH_RESET);
  514. /* Wait for core to finish reset cycle */
  515. while (GRETH_REGLOAD(&greth->regs->control) & GRETH_RESET) ;
  516. /* Get the phy address which assumed to have been set
  517. correctly with the reset value in hardware */
  518. greth->phyaddr = (GRETH_REGLOAD(&greth->regs->mdio) >> 11) & 0x1F;
  519. /* Check if mac is gigabit capable */
  520. greth->gbit_mac = (GRETH_REGLOAD(&greth->regs->control) >> 27) & 1;
  521. /* Make descriptor string */
  522. if (greth->gbit_mac) {
  523. sprintf(dev->name, "GRETH_10/100/GB");
  524. } else {
  525. sprintf(dev->name, "GRETH_10/100");
  526. }
  527. /* initiate PHY, select speed/duplex depending on connected PHY */
  528. if (greth_init_phy(greth, bis)) {
  529. /* Failed to init PHY (timedout) */
  530. debug("GRETH[%p]: Failed to init PHY\n", greth->regs);
  531. return -1;
  532. }
  533. /* Register Device to EtherNet subsystem */
  534. eth_register(dev);
  535. /* Get MAC address */
  536. if ((addr_str = getenv("ethaddr")) != NULL) {
  537. for (i = 0; i < 6; i++) {
  538. addr[i] =
  539. addr_str ? simple_strtoul(addr_str, &end, 16) : 0;
  540. if (addr_str) {
  541. addr_str = (*end) ? end + 1 : end;
  542. }
  543. }
  544. } else {
  545. /* No ethaddr set */
  546. return -EINVAL;
  547. }
  548. /* set and remember MAC address */
  549. greth_set_hwaddr(greth, addr);
  550. debug("GRETH[%p]: Initialized successfully\n", greth->regs);
  551. return 0;
  552. }