ddr.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <hwconfig.h>
  9. #include <asm/mmu.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <fsl_ddr_dimm_params.h>
  12. #include <asm/fsl_law.h>
  13. #include "ddr.h"
  14. DECLARE_GLOBAL_DATA_PTR;
  15. void fsl_ddr_board_options(memctl_options_t *popts,
  16. dimm_params_t *pdimm,
  17. unsigned int ctrl_num)
  18. {
  19. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  20. ulong ddr_freq;
  21. if (ctrl_num > 2) {
  22. printf("Not supported controller number %d\n", ctrl_num);
  23. return;
  24. }
  25. if (!pdimm->n_ranks)
  26. return;
  27. pbsp = udimms[0];
  28. /* Get clk_adjust, cpo, write_data_delay,2t, according to the board ddr
  29. * freqency and n_banks specified in board_specific_parameters table.
  30. */
  31. ddr_freq = get_ddr_freq(0) / 1000000;
  32. while (pbsp->datarate_mhz_high) {
  33. if (pbsp->n_ranks == pdimm->n_ranks &&
  34. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  35. if (ddr_freq <= pbsp->datarate_mhz_high) {
  36. popts->cpo_override = pbsp->cpo;
  37. popts->write_data_delay =
  38. pbsp->write_data_delay;
  39. popts->clk_adjust = pbsp->clk_adjust;
  40. popts->wrlvl_start = pbsp->wrlvl_start;
  41. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  42. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  43. popts->twot_en = pbsp->force_2t;
  44. goto found;
  45. }
  46. pbsp_highest = pbsp;
  47. }
  48. pbsp++;
  49. }
  50. if (pbsp_highest) {
  51. printf("Error: board specific timing not found\n");
  52. printf("for data rate %lu MT/s\n", ddr_freq);
  53. printf("Trying to use the highest speed (%u) parameters\n",
  54. pbsp_highest->datarate_mhz_high);
  55. popts->cpo_override = pbsp_highest->cpo;
  56. popts->write_data_delay = pbsp_highest->write_data_delay;
  57. popts->clk_adjust = pbsp_highest->clk_adjust;
  58. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  59. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  60. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  61. popts->twot_en = pbsp_highest->force_2t;
  62. } else {
  63. panic("DIMM is not supported by this board");
  64. }
  65. found:
  66. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  67. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
  68. "wrlvl_ctrl_3 0x%x\n",
  69. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  70. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  71. pbsp->wrlvl_ctl_3);
  72. /*
  73. * Factors to consider for half-strength driver enable:
  74. * - number of DIMMs installed
  75. */
  76. popts->half_strength_driver_enable = 0;
  77. /*
  78. * Write leveling override
  79. */
  80. popts->wrlvl_override = 1;
  81. popts->wrlvl_sample = 0xf;
  82. /*
  83. * rtt and rtt_wr override
  84. */
  85. popts->rtt_override = 0;
  86. /* Enable ZQ calibration */
  87. popts->zq_en = 1;
  88. /* DHC_EN =1, ODT = 75 Ohm */
  89. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  90. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  91. }
  92. phys_size_t initdram(int board_type)
  93. {
  94. phys_size_t dram_size;
  95. puts("Initializing....using SPD\n");
  96. dram_size = fsl_ddr_sdram();
  97. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  98. dram_size *= 0x100000;
  99. puts(" DDR: ");
  100. return dram_size;
  101. }