ddr.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * Copyright 2009, 2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/mmu.h>
  8. #include <asm/immap_85xx.h>
  9. #include <asm/processor.h>
  10. #include <fsl_ddr_sdram.h>
  11. #include <asm/io.h>
  12. #include <asm/fsl_law.h>
  13. DECLARE_GLOBAL_DATA_PTR;
  14. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  15. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  16. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  17. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  18. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  19. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  20. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x00000000
  21. #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x00000000
  22. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  23. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  24. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  25. #define CONFIG_SYS_DDR_CONTROL 0x43000000 /* Type = DDR2*/
  26. #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
  27. #define CONFIG_SYS_DDR_TIMING_4 0x00000000
  28. #define CONFIG_SYS_DDR_TIMING_5 0x00000000
  29. #define CONFIG_SYS_DDR_TIMING_3_400 0x00010000
  30. #define CONFIG_SYS_DDR_TIMING_0_400 0x00260802
  31. #define CONFIG_SYS_DDR_TIMING_1_400 0x39355322
  32. #define CONFIG_SYS_DDR_TIMING_2_400 0x1f9048ca
  33. #define CONFIG_SYS_DDR_CLK_CTRL_400 0x02800000
  34. #define CONFIG_SYS_DDR_MODE_1_400 0x00480432
  35. #define CONFIG_SYS_DDR_MODE_2_400 0x00000000
  36. #define CONFIG_SYS_DDR_INTERVAL_400 0x06180100
  37. #define CONFIG_SYS_DDR_TIMING_3_533 0x00020000
  38. #define CONFIG_SYS_DDR_TIMING_0_533 0x00260802
  39. #define CONFIG_SYS_DDR_TIMING_1_533 0x4c47c432
  40. #define CONFIG_SYS_DDR_TIMING_2_533 0x0f9848ce
  41. #define CONFIG_SYS_DDR_CLK_CTRL_533 0x02800000
  42. #define CONFIG_SYS_DDR_MODE_1_533 0x00040642
  43. #define CONFIG_SYS_DDR_MODE_2_533 0x00000000
  44. #define CONFIG_SYS_DDR_INTERVAL_533 0x08200100
  45. #define CONFIG_SYS_DDR_TIMING_3_667 0x00030000
  46. #define CONFIG_SYS_DDR_TIMING_0_667 0x55770802
  47. #define CONFIG_SYS_DDR_TIMING_1_667 0x5f599543
  48. #define CONFIG_SYS_DDR_TIMING_2_667 0x0fa074d1
  49. #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
  50. #define CONFIG_SYS_DDR_MODE_1_667 0x00040852
  51. #define CONFIG_SYS_DDR_MODE_2_667 0x00000000
  52. #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280100
  53. #define CONFIG_SYS_DDR_TIMING_3_800 0x00040000
  54. #define CONFIG_SYS_DDR_TIMING_0_800 0x00770802
  55. #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b6543
  56. #define CONFIG_SYS_DDR_TIMING_2_800 0x0fa074d1
  57. #define CONFIG_SYS_DDR_CLK_CTRL_800 0x02800000
  58. #define CONFIG_SYS_DDR_MODE_1_800 0x00040852
  59. #define CONFIG_SYS_DDR_MODE_2_800 0x00000000
  60. #define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
  61. fsl_ddr_cfg_regs_t ddr_cfg_regs_400 = {
  62. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  63. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  64. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  65. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_400,
  66. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_400,
  67. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_400,
  68. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_400,
  69. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  70. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  71. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_400,
  72. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_400,
  73. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  74. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_400,
  75. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  76. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_400,
  77. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  78. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  79. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  80. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  81. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  82. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  83. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  84. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  85. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  86. };
  87. fsl_ddr_cfg_regs_t ddr_cfg_regs_533 = {
  88. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  89. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  90. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  91. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_533,
  92. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_533,
  93. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_533,
  94. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_533,
  95. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  96. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  97. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_533,
  98. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_533,
  99. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  100. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_533,
  101. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  102. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_533,
  103. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  104. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  105. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  106. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  107. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  108. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  109. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  110. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  111. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  112. };
  113. fsl_ddr_cfg_regs_t ddr_cfg_regs_667 = {
  114. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  115. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  116. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  117. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_667,
  118. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_667,
  119. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_667,
  120. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_667,
  121. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  122. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  123. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_667,
  124. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_667,
  125. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  126. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_667,
  127. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  128. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_667,
  129. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  130. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  131. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  132. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  133. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  134. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  135. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  136. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  137. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  138. };
  139. fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
  140. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  141. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  142. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  143. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
  144. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
  145. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
  146. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
  147. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  148. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  149. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
  150. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
  151. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  152. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
  153. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  154. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
  155. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  156. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  157. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  158. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  159. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  160. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  161. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  162. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  163. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  164. };
  165. /*
  166. * Fixed sdram init -- doesn't use serial presence detect.
  167. */
  168. phys_size_t fixed_sdram (void)
  169. {
  170. char buf[32];
  171. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  172. size_t ddr_size;
  173. struct cpu_type *cpu;
  174. ulong ddr_freq, ddr_freq_mhz;
  175. cpu = gd->arch.cpu;
  176. /* P1020 and it's derivatives support max 32bit DDR width */
  177. if (cpu->soc_ver == SVR_P1020 || cpu->soc_ver == SVR_P1011) {
  178. ddr_size = (CONFIG_SYS_SDRAM_SIZE * 1024 * 1024 / 2);
  179. } else {
  180. ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  181. }
  182. #if defined(CONFIG_SYS_RAMBOOT)
  183. return ddr_size;
  184. #endif
  185. ddr_freq = get_ddr_freq(0);
  186. ddr_freq_mhz = ddr_freq / 1000000;
  187. printf("Configuring DDR for %s MT/s data rate\n",
  188. strmhz(buf, ddr_freq));
  189. if(ddr_freq_mhz <= 400)
  190. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_400, sizeof(ddr_cfg_regs));
  191. else if(ddr_freq_mhz <= 533)
  192. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_533, sizeof(ddr_cfg_regs));
  193. else if(ddr_freq_mhz <= 667)
  194. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_667, sizeof(ddr_cfg_regs));
  195. else if(ddr_freq_mhz <= 800)
  196. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_800, sizeof(ddr_cfg_regs));
  197. else
  198. panic("Unsupported DDR data rate %s MT/s data rate\n",
  199. strmhz(buf, ddr_freq));
  200. /* P1020 and it's derivatives support max 32bit DDR width */
  201. if (cpu->soc_ver == SVR_P1020 || cpu->soc_ver == SVR_P1011) {
  202. ddr_cfg_regs.ddr_sdram_cfg |= SDRAM_CFG_32_BE;
  203. ddr_cfg_regs.cs[0].bnds = 0x0000001F;
  204. }
  205. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
  206. set_ddr_laws(0, ddr_size, LAW_TRGT_IF_DDR_1);
  207. return ddr_size;
  208. }