ti_qspi.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013, Texas Instruments, Incorporated
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/omap.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <asm/gpio.h>
  14. #include <asm/omap_gpio.h>
  15. /* ti qpsi register bit masks */
  16. #define QSPI_TIMEOUT 2000000
  17. #define QSPI_FCLK 192000000
  18. /* clock control */
  19. #define QSPI_CLK_EN (1 << 31)
  20. #define QSPI_CLK_DIV_MAX 0xffff
  21. /* command */
  22. #define QSPI_EN_CS(n) (n << 28)
  23. #define QSPI_WLEN(n) ((n-1) << 19)
  24. #define QSPI_3_PIN (1 << 18)
  25. #define QSPI_RD_SNGL (1 << 16)
  26. #define QSPI_WR_SNGL (2 << 16)
  27. #define QSPI_INVAL (4 << 16)
  28. #define QSPI_RD_QUAD (7 << 16)
  29. /* device control */
  30. #define QSPI_DD(m, n) (m << (3 + n*8))
  31. #define QSPI_CKPHA(n) (1 << (2 + n*8))
  32. #define QSPI_CSPOL(n) (1 << (1 + n*8))
  33. #define QSPI_CKPOL(n) (1 << (n*8))
  34. /* status */
  35. #define QSPI_WC (1 << 1)
  36. #define QSPI_BUSY (1 << 0)
  37. #define QSPI_WC_BUSY (QSPI_WC | QSPI_BUSY)
  38. #define QSPI_XFER_DONE QSPI_WC
  39. #define MM_SWITCH 0x01
  40. #define MEM_CS 0x100
  41. #define MEM_CS_UNSELECT 0xfffff0ff
  42. #define MMAP_START_ADDR_DRA 0x5c000000
  43. #define MMAP_START_ADDR_AM43x 0x30000000
  44. #define CORE_CTRL_IO 0x4a002558
  45. #define QSPI_CMD_READ (0x3 << 0)
  46. #define QSPI_CMD_READ_QUAD (0x6b << 0)
  47. #define QSPI_CMD_READ_FAST (0x0b << 0)
  48. #define QSPI_SETUP0_NUM_A_BYTES (0x2 << 8)
  49. #define QSPI_SETUP0_NUM_D_BYTES_NO_BITS (0x0 << 10)
  50. #define QSPI_SETUP0_NUM_D_BYTES_8_BITS (0x1 << 10)
  51. #define QSPI_SETUP0_READ_NORMAL (0x0 << 12)
  52. #define QSPI_SETUP0_READ_QUAD (0x3 << 12)
  53. #define QSPI_CMD_WRITE (0x2 << 16)
  54. #define QSPI_NUM_DUMMY_BITS (0x0 << 24)
  55. /* ti qspi register set */
  56. struct ti_qspi_regs {
  57. u32 pid;
  58. u32 pad0[3];
  59. u32 sysconfig;
  60. u32 pad1[3];
  61. u32 int_stat_raw;
  62. u32 int_stat_en;
  63. u32 int_en_set;
  64. u32 int_en_ctlr;
  65. u32 intc_eoi;
  66. u32 pad2[3];
  67. u32 clk_ctrl;
  68. u32 dc;
  69. u32 cmd;
  70. u32 status;
  71. u32 data;
  72. u32 setup0;
  73. u32 setup1;
  74. u32 setup2;
  75. u32 setup3;
  76. u32 memswitch;
  77. u32 data1;
  78. u32 data2;
  79. u32 data3;
  80. };
  81. /* ti qspi slave */
  82. struct ti_qspi_slave {
  83. struct spi_slave slave;
  84. struct ti_qspi_regs *base;
  85. unsigned int mode;
  86. u32 cmd;
  87. u32 dc;
  88. };
  89. static inline struct ti_qspi_slave *to_ti_qspi_slave(struct spi_slave *slave)
  90. {
  91. return container_of(slave, struct ti_qspi_slave, slave);
  92. }
  93. static void ti_spi_setup_spi_register(struct ti_qspi_slave *qslave)
  94. {
  95. struct spi_slave *slave = &qslave->slave;
  96. u32 memval = 0;
  97. #ifdef CONFIG_DRA7XX
  98. slave->memory_map = (void *)MMAP_START_ADDR_DRA;
  99. #else
  100. slave->memory_map = (void *)MMAP_START_ADDR_AM43x;
  101. slave->op_mode_rx = 8;
  102. #endif
  103. memval |= QSPI_CMD_READ | QSPI_SETUP0_NUM_A_BYTES |
  104. QSPI_SETUP0_NUM_D_BYTES_NO_BITS |
  105. QSPI_SETUP0_READ_NORMAL | QSPI_CMD_WRITE |
  106. QSPI_NUM_DUMMY_BITS;
  107. writel(memval, &qslave->base->setup0);
  108. }
  109. static void ti_spi_set_speed(struct spi_slave *slave, uint hz)
  110. {
  111. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  112. uint clk_div;
  113. debug("ti_spi_set_speed: hz: %d, clock divider %d\n", hz, clk_div);
  114. if (!hz)
  115. clk_div = 0;
  116. else
  117. clk_div = (QSPI_FCLK / hz) - 1;
  118. /* disable SCLK */
  119. writel(readl(&qslave->base->clk_ctrl) & ~QSPI_CLK_EN,
  120. &qslave->base->clk_ctrl);
  121. /* assign clk_div values */
  122. if (clk_div < 0)
  123. clk_div = 0;
  124. else if (clk_div > QSPI_CLK_DIV_MAX)
  125. clk_div = QSPI_CLK_DIV_MAX;
  126. /* enable SCLK */
  127. writel(QSPI_CLK_EN | clk_div, &qslave->base->clk_ctrl);
  128. }
  129. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  130. {
  131. return 1;
  132. }
  133. void spi_cs_activate(struct spi_slave *slave)
  134. {
  135. /* CS handled in xfer */
  136. return;
  137. }
  138. void spi_cs_deactivate(struct spi_slave *slave)
  139. {
  140. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  141. debug("spi_cs_deactivate: 0x%08x\n", (u32)slave);
  142. writel(qslave->cmd | QSPI_INVAL, &qslave->base->cmd);
  143. }
  144. void spi_init(void)
  145. {
  146. /* nothing to do */
  147. }
  148. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  149. unsigned int max_hz, unsigned int mode)
  150. {
  151. struct ti_qspi_slave *qslave;
  152. #ifdef CONFIG_AM43XX
  153. gpio_request(CONFIG_QSPI_SEL_GPIO, "qspi_gpio");
  154. gpio_direction_output(CONFIG_QSPI_SEL_GPIO, 1);
  155. #endif
  156. qslave = spi_alloc_slave(struct ti_qspi_slave, bus, cs);
  157. if (!qslave) {
  158. printf("SPI_error: Fail to allocate ti_qspi_slave\n");
  159. return NULL;
  160. }
  161. qslave->base = (struct ti_qspi_regs *)QSPI_BASE;
  162. qslave->mode = mode;
  163. ti_spi_set_speed(&qslave->slave, max_hz);
  164. #ifdef CONFIG_TI_SPI_MMAP
  165. ti_spi_setup_spi_register(qslave);
  166. #endif
  167. return &qslave->slave;
  168. }
  169. void spi_free_slave(struct spi_slave *slave)
  170. {
  171. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  172. free(qslave);
  173. }
  174. int spi_claim_bus(struct spi_slave *slave)
  175. {
  176. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  177. debug("spi_claim_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  178. qslave->dc = 0;
  179. if (qslave->mode & SPI_CPHA)
  180. qslave->dc |= QSPI_CKPHA(slave->cs);
  181. if (qslave->mode & SPI_CPOL)
  182. qslave->dc |= QSPI_CKPOL(slave->cs);
  183. if (qslave->mode & SPI_CS_HIGH)
  184. qslave->dc |= QSPI_CSPOL(slave->cs);
  185. writel(qslave->dc, &qslave->base->dc);
  186. writel(0, &qslave->base->cmd);
  187. writel(0, &qslave->base->data);
  188. return 0;
  189. }
  190. void spi_release_bus(struct spi_slave *slave)
  191. {
  192. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  193. debug("spi_release_bus: bus:%i cs:%i\n", slave->bus, slave->cs);
  194. writel(0, &qslave->base->dc);
  195. writel(0, &qslave->base->cmd);
  196. writel(0, &qslave->base->data);
  197. }
  198. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  199. void *din, unsigned long flags)
  200. {
  201. struct ti_qspi_slave *qslave = to_ti_qspi_slave(slave);
  202. uint words = bitlen >> 3; /* fixed 8-bit word length */
  203. const uchar *txp = dout;
  204. uchar *rxp = din;
  205. uint status;
  206. int timeout;
  207. #ifdef CONFIG_DRA7XX
  208. int val;
  209. #endif
  210. debug("spi_xfer: bus:%i cs:%i bitlen:%i words:%i flags:%lx\n",
  211. slave->bus, slave->cs, bitlen, words, flags);
  212. /* Setup mmap flags */
  213. if (flags & SPI_XFER_MMAP) {
  214. writel(MM_SWITCH, &qslave->base->memswitch);
  215. #ifdef CONFIG_DRA7XX
  216. val = readl(CORE_CTRL_IO);
  217. val |= MEM_CS;
  218. writel(val, CORE_CTRL_IO);
  219. #endif
  220. return 0;
  221. } else if (flags & SPI_XFER_MMAP_END) {
  222. writel(~MM_SWITCH, &qslave->base->memswitch);
  223. #ifdef CONFIG_DRA7XX
  224. val = readl(CORE_CTRL_IO);
  225. val &= MEM_CS_UNSELECT;
  226. writel(val, CORE_CTRL_IO);
  227. #endif
  228. return 0;
  229. }
  230. if (bitlen == 0)
  231. return -1;
  232. if (bitlen % 8) {
  233. debug("spi_xfer: Non byte aligned SPI transfer\n");
  234. return -1;
  235. }
  236. /* Setup command reg */
  237. qslave->cmd = 0;
  238. qslave->cmd |= QSPI_WLEN(8);
  239. qslave->cmd |= QSPI_EN_CS(slave->cs);
  240. if (flags & SPI_3WIRE)
  241. qslave->cmd |= QSPI_3_PIN;
  242. qslave->cmd |= 0xfff;
  243. /* FIXME: This delay is required for successfull
  244. * completion of read/write/erase. Once its root
  245. * caused, it will be remove from the driver.
  246. */
  247. #ifdef CONFIG_AM43XX
  248. udelay(100);
  249. #endif
  250. while (words--) {
  251. if (txp) {
  252. debug("tx cmd %08x dc %08x data %02x\n",
  253. qslave->cmd | QSPI_WR_SNGL, qslave->dc, *txp);
  254. writel(*txp++, &qslave->base->data);
  255. writel(qslave->cmd | QSPI_WR_SNGL,
  256. &qslave->base->cmd);
  257. status = readl(&qslave->base->status);
  258. timeout = QSPI_TIMEOUT;
  259. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  260. if (--timeout < 0) {
  261. printf("spi_xfer: TX timeout!\n");
  262. return -1;
  263. }
  264. status = readl(&qslave->base->status);
  265. }
  266. debug("tx done, status %08x\n", status);
  267. }
  268. if (rxp) {
  269. qslave->cmd |= QSPI_RD_SNGL;
  270. debug("rx cmd %08x dc %08x\n",
  271. qslave->cmd, qslave->dc);
  272. #ifdef CONFIG_DRA7XX
  273. udelay(500);
  274. #endif
  275. writel(qslave->cmd, &qslave->base->cmd);
  276. status = readl(&qslave->base->status);
  277. timeout = QSPI_TIMEOUT;
  278. while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
  279. if (--timeout < 0) {
  280. printf("spi_xfer: RX timeout!\n");
  281. return -1;
  282. }
  283. status = readl(&qslave->base->status);
  284. }
  285. *rxp++ = readl(&qslave->base->data);
  286. debug("rx done, status %08x, read %02x\n",
  287. status, *(rxp-1));
  288. }
  289. }
  290. /* Terminate frame */
  291. if (flags & SPI_XFER_END)
  292. spi_cs_deactivate(slave);
  293. return 0;
  294. }