ddr_defs.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef _DDR_DEFS_H
  11. #define _DDR_DEFS_H
  12. #include <asm/arch/hardware.h>
  13. #include <asm/emif.h>
  14. /* AM335X EMIF Register values */
  15. #define VTP_CTRL_READY (0x1 << 5)
  16. #define VTP_CTRL_ENABLE (0x1 << 6)
  17. #define VTP_CTRL_START_EN (0x1)
  18. #define PHY_DLL_LOCK_DIFF 0x0
  19. #define DDR_CKE_CTRL_NORMAL 0x1
  20. #define PHY_EN_DYN_PWRDN (0x1 << 20)
  21. /* Micron MT47H128M16RT-25E */
  22. #define MT47H128M16RT25E_EMIF_READ_LATENCY 0x100005
  23. #define MT47H128M16RT25E_EMIF_TIM1 0x0666B3C9
  24. #define MT47H128M16RT25E_EMIF_TIM2 0x243631CA
  25. #define MT47H128M16RT25E_EMIF_TIM3 0x0000033F
  26. #define MT47H128M16RT25E_EMIF_SDCFG 0x41805332
  27. #define MT47H128M16RT25E_EMIF_SDREF 0x0000081a
  28. #define MT47H128M16RT25E_DLL_LOCK_DIFF 0x0
  29. #define MT47H128M16RT25E_RATIO 0x80
  30. #define MT47H128M16RT25E_INVERT_CLKOUT 0x00
  31. #define MT47H128M16RT25E_RD_DQS 0x12
  32. #define MT47H128M16RT25E_WR_DQS 0x00
  33. #define MT47H128M16RT25E_PHY_WRLVL 0x00
  34. #define MT47H128M16RT25E_PHY_GATELVL 0x00
  35. #define MT47H128M16RT25E_PHY_WR_DATA 0x40
  36. #define MT47H128M16RT25E_PHY_FIFO_WE 0x80
  37. #define MT47H128M16RT25E_PHY_RANK0_DELAY 0x1
  38. #define MT47H128M16RT25E_IOCTRL_VALUE 0x18B
  39. /* Micron MT41J128M16JT-125 */
  40. #define MT41J128MJT125_EMIF_READ_LATENCY 0x06
  41. #define MT41J128MJT125_EMIF_TIM1 0x0888A39B
  42. #define MT41J128MJT125_EMIF_TIM2 0x26337FDA
  43. #define MT41J128MJT125_EMIF_TIM3 0x501F830F
  44. #define MT41J128MJT125_EMIF_SDCFG 0x61C04AB2
  45. #define MT41J128MJT125_EMIF_SDREF 0x0000093B
  46. #define MT41J128MJT125_ZQ_CFG 0x50074BE4
  47. #define MT41J128MJT125_DLL_LOCK_DIFF 0x1
  48. #define MT41J128MJT125_RATIO 0x40
  49. #define MT41J128MJT125_INVERT_CLKOUT 0x1
  50. #define MT41J128MJT125_RD_DQS 0x3B
  51. #define MT41J128MJT125_WR_DQS 0x85
  52. #define MT41J128MJT125_PHY_WR_DATA 0xC1
  53. #define MT41J128MJT125_PHY_FIFO_WE 0x100
  54. #define MT41J128MJT125_IOCTRL_VALUE 0x18B
  55. /* Micron MT41J64M16JT-125 */
  56. #define MT41J64MJT125_EMIF_SDCFG 0x61C04A32
  57. /* Micron MT41J256M16JT-125 */
  58. #define MT41J256MJT125_EMIF_SDCFG 0x61C04B32
  59. /* Micron MT41J256M8HX-15E */
  60. #define MT41J256M8HX15E_EMIF_READ_LATENCY 0x06
  61. #define MT41J256M8HX15E_EMIF_TIM1 0x0888A39B
  62. #define MT41J256M8HX15E_EMIF_TIM2 0x26337FDA
  63. #define MT41J256M8HX15E_EMIF_TIM3 0x501F830F
  64. #define MT41J256M8HX15E_EMIF_SDCFG 0x61C04B32
  65. #define MT41J256M8HX15E_EMIF_SDREF 0x0000093B
  66. #define MT41J256M8HX15E_ZQ_CFG 0x50074BE4
  67. #define MT41J256M8HX15E_DLL_LOCK_DIFF 0x1
  68. #define MT41J256M8HX15E_RATIO 0x40
  69. #define MT41J256M8HX15E_INVERT_CLKOUT 0x1
  70. #define MT41J256M8HX15E_RD_DQS 0x3B
  71. #define MT41J256M8HX15E_WR_DQS 0x85
  72. #define MT41J256M8HX15E_PHY_WR_DATA 0xC1
  73. #define MT41J256M8HX15E_PHY_FIFO_WE 0x100
  74. #define MT41J256M8HX15E_IOCTRL_VALUE 0x18B
  75. /* Micron MT41K256M16HA-125E */
  76. #define MT41K256M16HA125E_EMIF_READ_LATENCY 0x100007
  77. #define MT41K256M16HA125E_EMIF_TIM1 0x0AAAD4DB
  78. #define MT41K256M16HA125E_EMIF_TIM2 0x266B7FDA
  79. #define MT41K256M16HA125E_EMIF_TIM3 0x501F867F
  80. #define MT41K256M16HA125E_EMIF_SDCFG 0x61C05332
  81. #define MT41K256M16HA125E_EMIF_SDREF 0xC30
  82. #define MT41K256M16HA125E_ZQ_CFG 0x50074BE4
  83. #define MT41K256M16HA125E_DLL_LOCK_DIFF 0x1
  84. #define MT41K256M16HA125E_RATIO 0x80
  85. #define MT41K256M16HA125E_INVERT_CLKOUT 0x0
  86. #define MT41K256M16HA125E_RD_DQS 0x38
  87. #define MT41K256M16HA125E_WR_DQS 0x44
  88. #define MT41K256M16HA125E_PHY_WR_DATA 0x7D
  89. #define MT41K256M16HA125E_PHY_FIFO_WE 0x94
  90. #define MT41K256M16HA125E_IOCTRL_VALUE 0x18B
  91. /* Micron MT41J512M8RH-125 on EVM v1.5 */
  92. #define MT41J512M8RH125_EMIF_READ_LATENCY 0x06
  93. #define MT41J512M8RH125_EMIF_TIM1 0x0888A39B
  94. #define MT41J512M8RH125_EMIF_TIM2 0x26517FDA
  95. #define MT41J512M8RH125_EMIF_TIM3 0x501F84EF
  96. #define MT41J512M8RH125_EMIF_SDCFG 0x61C04BB2
  97. #define MT41J512M8RH125_EMIF_SDREF 0x0000093B
  98. #define MT41J512M8RH125_ZQ_CFG 0x50074BE4
  99. #define MT41J512M8RH125_DLL_LOCK_DIFF 0x1
  100. #define MT41J512M8RH125_RATIO 0x80
  101. #define MT41J512M8RH125_INVERT_CLKOUT 0x0
  102. #define MT41J512M8RH125_RD_DQS 0x3B
  103. #define MT41J512M8RH125_WR_DQS 0x3C
  104. #define MT41J512M8RH125_PHY_FIFO_WE 0xA5
  105. #define MT41J512M8RH125_PHY_WR_DATA 0x74
  106. #define MT41J512M8RH125_IOCTRL_VALUE 0x18B
  107. /* Samsung K4B2G1646E-BIH9 */
  108. #define K4B2G1646EBIH9_EMIF_READ_LATENCY 0x07
  109. #define K4B2G1646EBIH9_EMIF_TIM1 0x0AAAE51B
  110. #define K4B2G1646EBIH9_EMIF_TIM2 0x2A1D7FDA
  111. #define K4B2G1646EBIH9_EMIF_TIM3 0x501F83FF
  112. #define K4B2G1646EBIH9_EMIF_SDCFG 0x61C052B2
  113. #define K4B2G1646EBIH9_EMIF_SDREF 0x00000C30
  114. #define K4B2G1646EBIH9_ZQ_CFG 0x50074BE4
  115. #define K4B2G1646EBIH9_DLL_LOCK_DIFF 0x1
  116. #define K4B2G1646EBIH9_RATIO 0x80
  117. #define K4B2G1646EBIH9_INVERT_CLKOUT 0x0
  118. #define K4B2G1646EBIH9_RD_DQS 0x35
  119. #define K4B2G1646EBIH9_WR_DQS 0x3A
  120. #define K4B2G1646EBIH9_PHY_FIFO_WE 0x97
  121. #define K4B2G1646EBIH9_PHY_WR_DATA 0x76
  122. #define K4B2G1646EBIH9_IOCTRL_VALUE 0x18B
  123. /**
  124. * Configure DMM
  125. */
  126. void config_dmm(const struct dmm_lisa_map_regs *regs);
  127. /**
  128. * Configure SDRAM
  129. */
  130. void config_sdram(const struct emif_regs *regs, int nr);
  131. /**
  132. * Set SDRAM timings
  133. */
  134. void set_sdram_timings(const struct emif_regs *regs, int nr);
  135. /**
  136. * Configure DDR PHY
  137. */
  138. void config_ddr_phy(const struct emif_regs *regs, int nr);
  139. struct ddr_cmd_regs {
  140. unsigned int resv0[7];
  141. unsigned int cm0csratio; /* offset 0x01C */
  142. unsigned int resv1[2];
  143. unsigned int cm0dldiff; /* offset 0x028 */
  144. unsigned int cm0iclkout; /* offset 0x02C */
  145. unsigned int resv2[8];
  146. unsigned int cm1csratio; /* offset 0x050 */
  147. unsigned int resv3[2];
  148. unsigned int cm1dldiff; /* offset 0x05C */
  149. unsigned int cm1iclkout; /* offset 0x060 */
  150. unsigned int resv4[8];
  151. unsigned int cm2csratio; /* offset 0x084 */
  152. unsigned int resv5[2];
  153. unsigned int cm2dldiff; /* offset 0x090 */
  154. unsigned int cm2iclkout; /* offset 0x094 */
  155. unsigned int resv6[3];
  156. };
  157. struct ddr_data_regs {
  158. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  159. unsigned int resv1[4];
  160. unsigned int dt0wdsratio0; /* offset 0x0DC */
  161. unsigned int resv2[4];
  162. unsigned int dt0wiratio0; /* offset 0x0F0 */
  163. unsigned int resv3;
  164. unsigned int dt0wimode0; /* offset 0x0F8 */
  165. unsigned int dt0giratio0; /* offset 0x0FC */
  166. unsigned int resv4;
  167. unsigned int dt0gimode0; /* offset 0x104 */
  168. unsigned int dt0fwsratio0; /* offset 0x108 */
  169. unsigned int resv5[4];
  170. unsigned int dt0dqoffset; /* offset 0x11C */
  171. unsigned int dt0wrsratio0; /* offset 0x120 */
  172. unsigned int resv6[4];
  173. unsigned int dt0rdelays0; /* offset 0x134 */
  174. unsigned int dt0dldiff0; /* offset 0x138 */
  175. unsigned int resv7[12];
  176. };
  177. /**
  178. * This structure represents the DDR registers on AM33XX devices.
  179. * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
  180. * correspond to DATA1 registers defined here.
  181. */
  182. struct ddr_regs {
  183. unsigned int resv0[3];
  184. unsigned int cm0config; /* offset 0x00C */
  185. unsigned int cm0configclk; /* offset 0x010 */
  186. unsigned int resv1[2];
  187. unsigned int cm0csratio; /* offset 0x01C */
  188. unsigned int resv2[2];
  189. unsigned int cm0dldiff; /* offset 0x028 */
  190. unsigned int cm0iclkout; /* offset 0x02C */
  191. unsigned int resv3[4];
  192. unsigned int cm1config; /* offset 0x040 */
  193. unsigned int cm1configclk; /* offset 0x044 */
  194. unsigned int resv4[2];
  195. unsigned int cm1csratio; /* offset 0x050 */
  196. unsigned int resv5[2];
  197. unsigned int cm1dldiff; /* offset 0x05C */
  198. unsigned int cm1iclkout; /* offset 0x060 */
  199. unsigned int resv6[4];
  200. unsigned int cm2config; /* offset 0x074 */
  201. unsigned int cm2configclk; /* offset 0x078 */
  202. unsigned int resv7[2];
  203. unsigned int cm2csratio; /* offset 0x084 */
  204. unsigned int resv8[2];
  205. unsigned int cm2dldiff; /* offset 0x090 */
  206. unsigned int cm2iclkout; /* offset 0x094 */
  207. unsigned int resv9[12];
  208. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  209. unsigned int resv10[4];
  210. unsigned int dt0wdsratio0; /* offset 0x0DC */
  211. unsigned int resv11[4];
  212. unsigned int dt0wiratio0; /* offset 0x0F0 */
  213. unsigned int resv12;
  214. unsigned int dt0wimode0; /* offset 0x0F8 */
  215. unsigned int dt0giratio0; /* offset 0x0FC */
  216. unsigned int resv13;
  217. unsigned int dt0gimode0; /* offset 0x104 */
  218. unsigned int dt0fwsratio0; /* offset 0x108 */
  219. unsigned int resv14[4];
  220. unsigned int dt0dqoffset; /* offset 0x11C */
  221. unsigned int dt0wrsratio0; /* offset 0x120 */
  222. unsigned int resv15[4];
  223. unsigned int dt0rdelays0; /* offset 0x134 */
  224. unsigned int dt0dldiff0; /* offset 0x138 */
  225. };
  226. /**
  227. * Encapsulates DDR CMD control registers.
  228. */
  229. struct cmd_control {
  230. unsigned long cmd0csratio;
  231. unsigned long cmd0csforce;
  232. unsigned long cmd0csdelay;
  233. unsigned long cmd0dldiff;
  234. unsigned long cmd0iclkout;
  235. unsigned long cmd1csratio;
  236. unsigned long cmd1csforce;
  237. unsigned long cmd1csdelay;
  238. unsigned long cmd1dldiff;
  239. unsigned long cmd1iclkout;
  240. unsigned long cmd2csratio;
  241. unsigned long cmd2csforce;
  242. unsigned long cmd2csdelay;
  243. unsigned long cmd2dldiff;
  244. unsigned long cmd2iclkout;
  245. };
  246. /**
  247. * Encapsulates DDR DATA registers.
  248. */
  249. struct ddr_data {
  250. unsigned long datardsratio0;
  251. unsigned long datawdsratio0;
  252. unsigned long datawiratio0;
  253. unsigned long datagiratio0;
  254. unsigned long datafwsratio0;
  255. unsigned long datawrsratio0;
  256. unsigned long datauserank0delay;
  257. unsigned long datadldiff0;
  258. };
  259. /**
  260. * Configure DDR CMD control registers
  261. */
  262. void config_cmd_ctrl(const struct cmd_control *cmd, int nr);
  263. /**
  264. * Configure DDR DATA registers
  265. */
  266. void config_ddr_data(const struct ddr_data *data, int nr);
  267. /**
  268. * This structure represents the DDR io control on AM33XX devices.
  269. */
  270. struct ddr_cmdtctrl {
  271. unsigned int cm0ioctl;
  272. unsigned int cm1ioctl;
  273. unsigned int cm2ioctl;
  274. unsigned int resv2[12];
  275. unsigned int dt0ioctl;
  276. unsigned int dt1ioctl;
  277. };
  278. /**
  279. * Configure DDR io control registers
  280. */
  281. void config_io_ctrl(unsigned long val);
  282. struct ddr_ctrl {
  283. unsigned int ddrioctrl;
  284. unsigned int resv1[325];
  285. unsigned int ddrckectrl;
  286. };
  287. void config_ddr(unsigned int pll, unsigned int ioctrl,
  288. const struct ddr_data *data, const struct cmd_control *ctrl,
  289. const struct emif_regs *regs, int nr);
  290. #endif /* _DDR_DEFS_H */