qixis.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * Copyright 2011 Freescale Semiconductor
  3. * Author: Shengzhou Liu <Shengzhou.Liu@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. *
  7. * This file provides support for the QIXIS of some Freescale reference boards.
  8. */
  9. #include <common.h>
  10. #include <command.h>
  11. #include <asm/io.h>
  12. #include <linux/time.h>
  13. #include <i2c.h>
  14. #include "qixis.h"
  15. #ifdef CONFIG_SYS_I2C_FPGA_ADDR
  16. u8 qixis_read_i2c(unsigned int reg)
  17. {
  18. return i2c_reg_read(CONFIG_SYS_I2C_FPGA_ADDR, reg);
  19. }
  20. void qixis_write_i2c(unsigned int reg, u8 value)
  21. {
  22. u8 val = value;
  23. i2c_reg_write(CONFIG_SYS_I2C_FPGA_ADDR, reg, val);
  24. }
  25. #endif
  26. u8 qixis_read(unsigned int reg)
  27. {
  28. void *p = (void *)QIXIS_BASE;
  29. return in_8(p + reg);
  30. }
  31. void qixis_write(unsigned int reg, u8 value)
  32. {
  33. void *p = (void *)QIXIS_BASE;
  34. out_8(p + reg, value);
  35. }
  36. u16 qixis_read_minor(void)
  37. {
  38. u16 minor;
  39. /* this data is in little endian */
  40. QIXIS_WRITE(tagdata, 5);
  41. minor = QIXIS_READ(tagdata);
  42. QIXIS_WRITE(tagdata, 6);
  43. minor += QIXIS_READ(tagdata) << 8;
  44. return minor;
  45. }
  46. char *qixis_read_time(char *result)
  47. {
  48. time_t time = 0;
  49. int i;
  50. /* timestamp is in 32-bit big endian */
  51. for (i = 8; i <= 11; i++) {
  52. QIXIS_WRITE(tagdata, i);
  53. time = (time << 8) + QIXIS_READ(tagdata);
  54. }
  55. return ctime_r(&time, result);
  56. }
  57. char *qixis_read_tag(char *buf)
  58. {
  59. int i;
  60. char tag, *ptr = buf;
  61. for (i = 16; i <= 63; i++) {
  62. QIXIS_WRITE(tagdata, i);
  63. tag = QIXIS_READ(tagdata);
  64. *(ptr++) = tag;
  65. if (!tag)
  66. break;
  67. }
  68. if (i > 63)
  69. *ptr = '\0';
  70. return buf;
  71. }
  72. /*
  73. * return the string of binary of u8 in the format of
  74. * 1010 10_0. The masked bit is filled as underscore.
  75. */
  76. const char *byte_to_binary_mask(u8 val, u8 mask, char *buf)
  77. {
  78. char *ptr;
  79. int i;
  80. ptr = buf;
  81. for (i = 0x80; i > 0x08 ; i >>= 1, ptr++)
  82. *ptr = (val & i) ? '1' : ((mask & i) ? '_' : '0');
  83. *(ptr++) = ' ';
  84. for (i = 0x08; i > 0 ; i >>= 1, ptr++)
  85. *ptr = (val & i) ? '1' : ((mask & i) ? '_' : '0');
  86. *ptr = '\0';
  87. return buf;
  88. }
  89. #ifdef QIXIS_RST_FORCE_MEM
  90. void board_assert_mem_reset(void)
  91. {
  92. u8 rst;
  93. rst = QIXIS_READ(rst_frc[0]);
  94. if (!(rst & QIXIS_RST_FORCE_MEM))
  95. QIXIS_WRITE(rst_frc[0], rst | QIXIS_RST_FORCE_MEM);
  96. }
  97. void board_deassert_mem_reset(void)
  98. {
  99. u8 rst;
  100. rst = QIXIS_READ(rst_frc[0]);
  101. if (rst & QIXIS_RST_FORCE_MEM)
  102. QIXIS_WRITE(rst_frc[0], rst & ~QIXIS_RST_FORCE_MEM);
  103. }
  104. #endif
  105. void qixis_reset(void)
  106. {
  107. QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET);
  108. }
  109. void qixis_bank_reset(void)
  110. {
  111. QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_IDLE);
  112. QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_START);
  113. }
  114. static void __maybe_unused set_lbmap(int lbmap)
  115. {
  116. u8 reg;
  117. reg = QIXIS_READ(brdcfg[0]);
  118. reg = (reg & ~QIXIS_LBMAP_MASK) | lbmap;
  119. QIXIS_WRITE(brdcfg[0], reg);
  120. }
  121. static void __maybe_unused set_rcw_src(int rcw_src)
  122. {
  123. u8 reg;
  124. reg = QIXIS_READ(dutcfg[1]);
  125. reg = (reg & ~1) | (rcw_src & 1);
  126. QIXIS_WRITE(dutcfg[1], reg);
  127. QIXIS_WRITE(dutcfg[0], (rcw_src >> 1) & 0xff);
  128. }
  129. static void qixis_dump_regs(void)
  130. {
  131. int i;
  132. printf("id = %02x\n", QIXIS_READ(id));
  133. printf("arch = %02x\n", QIXIS_READ(arch));
  134. printf("scver = %02x\n", QIXIS_READ(scver));
  135. printf("model = %02x\n", QIXIS_READ(model));
  136. printf("rst_ctl = %02x\n", QIXIS_READ(rst_ctl));
  137. printf("aux = %02x\n", QIXIS_READ(aux));
  138. for (i = 0; i < 16; i++)
  139. printf("brdcfg%02d = %02x\n", i, QIXIS_READ(brdcfg[i]));
  140. for (i = 0; i < 16; i++)
  141. printf("dutcfg%02d = %02x\n", i, QIXIS_READ(dutcfg[i]));
  142. printf("sclk = %02x%02x%02x\n", QIXIS_READ(sclk[0]),
  143. QIXIS_READ(sclk[1]), QIXIS_READ(sclk[2]));
  144. printf("dclk = %02x%02x%02x\n", QIXIS_READ(dclk[0]),
  145. QIXIS_READ(dclk[1]), QIXIS_READ(dclk[2]));
  146. printf("aux = %02x\n", QIXIS_READ(aux));
  147. printf("watch = %02x\n", QIXIS_READ(watch));
  148. printf("ctl_sys = %02x\n", QIXIS_READ(ctl_sys));
  149. printf("rcw_ctl = %02x\n", QIXIS_READ(rcw_ctl));
  150. printf("present = %02x\n", QIXIS_READ(present));
  151. printf("present2 = %02x\n", QIXIS_READ(present2));
  152. printf("clk_spd = %02x\n", QIXIS_READ(clk_spd));
  153. printf("stat_dut = %02x\n", QIXIS_READ(stat_dut));
  154. printf("stat_sys = %02x\n", QIXIS_READ(stat_sys));
  155. printf("stat_alrm = %02x\n", QIXIS_READ(stat_alrm));
  156. }
  157. static void __qixis_dump_switch(void)
  158. {
  159. puts("Reverse engineering switch is not implemented for this board\n");
  160. }
  161. void qixis_dump_switch(void)
  162. __attribute__((weak, alias("__qixis_dump_switch")));
  163. int qixis_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  164. {
  165. int i;
  166. if (argc <= 1) {
  167. set_lbmap(QIXIS_LBMAP_DFLTBANK);
  168. qixis_reset();
  169. } else if (strcmp(argv[1], "altbank") == 0) {
  170. set_lbmap(QIXIS_LBMAP_ALTBANK);
  171. qixis_bank_reset();
  172. } else if (strcmp(argv[1], "nand") == 0) {
  173. #ifdef QIXIS_LBMAP_NAND
  174. QIXIS_WRITE(rst_ctl, 0x30);
  175. QIXIS_WRITE(rcfg_ctl, 0);
  176. set_lbmap(QIXIS_LBMAP_NAND);
  177. set_rcw_src(QIXIS_RCW_SRC_NAND);
  178. QIXIS_WRITE(rcfg_ctl, 0x20);
  179. QIXIS_WRITE(rcfg_ctl, 0x21);
  180. #else
  181. printf("Not implemented\n");
  182. #endif
  183. } else if (strcmp(argv[1], "watchdog") == 0) {
  184. static char *period[9] = {"2s", "4s", "8s", "16s", "32s",
  185. "1min", "2min", "4min", "8min"};
  186. u8 rcfg = QIXIS_READ(rcfg_ctl);
  187. if (argv[2] == NULL) {
  188. printf("qixis watchdog <watchdog_period>\n");
  189. return 0;
  190. }
  191. for (i = 0; i < ARRAY_SIZE(period); i++) {
  192. if (strcmp(argv[2], period[i]) == 0) {
  193. /* disable watchdog */
  194. QIXIS_WRITE(rcfg_ctl,
  195. rcfg & ~QIXIS_RCFG_CTL_WATCHDOG_ENBLE);
  196. QIXIS_WRITE(watch, ((i<<2) - 1));
  197. QIXIS_WRITE(rcfg_ctl, rcfg);
  198. return 0;
  199. }
  200. }
  201. } else if (strcmp(argv[1], "dump") == 0) {
  202. qixis_dump_regs();
  203. return 0;
  204. } else if (strcmp(argv[1], "switch") == 0) {
  205. qixis_dump_switch();
  206. return 0;
  207. } else {
  208. printf("Invalid option: %s\n", argv[1]);
  209. return 1;
  210. }
  211. return 0;
  212. }
  213. U_BOOT_CMD(
  214. qixis_reset, CONFIG_SYS_MAXARGS, 1, qixis_reset_cmd,
  215. "Reset the board using the FPGA sequencer",
  216. "- hard reset to default bank\n"
  217. "qixis_reset altbank - reset to alternate bank\n"
  218. "qixis_reset nand - reset to nand\n"
  219. "qixis watchdog <watchdog_period> - set the watchdog period\n"
  220. " period: 1s 2s 4s 8s 16s 32s 1min 2min 4min 8min\n"
  221. "qixis_reset dump - display the QIXIS registers\n"
  222. "qixis_reset switch - display switch\n"
  223. );