fsl_qspi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * Copyright 2013-2014 Freescale Semiconductor, Inc.
  3. *
  4. * Freescale Quad Serial Peripheral Interface (QSPI) driver
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <malloc.h>
  10. #include <spi.h>
  11. #include <asm/io.h>
  12. #include <linux/sizes.h>
  13. #include "fsl_qspi.h"
  14. #define RX_BUFFER_SIZE 0x80
  15. #define TX_BUFFER_SIZE 0x40
  16. #define OFFSET_BITS_MASK 0x00ffffff
  17. #define FLASH_STATUS_WEL 0x02
  18. /* SEQID */
  19. #define SEQID_WREN 1
  20. #define SEQID_FAST_READ 2
  21. #define SEQID_RDSR 3
  22. #define SEQID_SE 4
  23. #define SEQID_CHIP_ERASE 5
  24. #define SEQID_PP 6
  25. #define SEQID_RDID 7
  26. /* QSPI CMD */
  27. #define QSPI_CMD_PP 0x02 /* Page program (up to 256 bytes) */
  28. #define QSPI_CMD_RDSR 0x05 /* Read status register */
  29. #define QSPI_CMD_WREN 0x06 /* Write enable */
  30. #define QSPI_CMD_FAST_READ 0x0b /* Read data bytes (high frequency) */
  31. #define QSPI_CMD_CHIP_ERASE 0xc7 /* Erase whole flash chip */
  32. #define QSPI_CMD_SE 0xd8 /* Sector erase (usually 64KiB) */
  33. #define QSPI_CMD_RDID 0x9f /* Read JEDEC ID */
  34. /* 4-byte address QSPI CMD - used on Spansion and some Macronix flashes */
  35. #define QSPI_CMD_FAST_READ_4B 0x0c /* Read data bytes (high frequency) */
  36. #define QSPI_CMD_PP_4B 0x12 /* Page program (up to 256 bytes) */
  37. #define QSPI_CMD_SE_4B 0xdc /* Sector erase (usually 64KiB) */
  38. #ifdef CONFIG_SYS_FSL_QSPI_LE
  39. #define qspi_read32 in_le32
  40. #define qspi_write32 out_le32
  41. #elif defined(CONFIG_SYS_FSL_QSPI_BE)
  42. #define qspi_read32 in_be32
  43. #define qspi_write32 out_be32
  44. #endif
  45. static unsigned long spi_bases[] = {
  46. QSPI0_BASE_ADDR,
  47. };
  48. static unsigned long amba_bases[] = {
  49. QSPI0_AMBA_BASE,
  50. };
  51. struct fsl_qspi {
  52. struct spi_slave slave;
  53. unsigned long reg_base;
  54. unsigned long amba_base;
  55. u32 sf_addr;
  56. u8 cur_seqid;
  57. };
  58. /* QSPI support swapping the flash read/write data
  59. * in hardware for LS102xA, but not for VF610 */
  60. static inline u32 qspi_endian_xchg(u32 data)
  61. {
  62. #ifdef CONFIG_VF610
  63. return swab32(data);
  64. #else
  65. return data;
  66. #endif
  67. }
  68. static inline struct fsl_qspi *to_qspi_spi(struct spi_slave *slave)
  69. {
  70. return container_of(slave, struct fsl_qspi, slave);
  71. }
  72. static void qspi_set_lut(struct fsl_qspi *qspi)
  73. {
  74. struct fsl_qspi_regs *regs = (struct fsl_qspi_regs *)qspi->reg_base;
  75. u32 lut_base;
  76. /* Unlock the LUT */
  77. qspi_write32(&regs->lutkey, LUT_KEY_VALUE);
  78. qspi_write32(&regs->lckcr, QSPI_LCKCR_UNLOCK);
  79. /* Write Enable */
  80. lut_base = SEQID_WREN * 4;
  81. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_WREN) |
  82. PAD0(LUT_PAD1) | INSTR0(LUT_CMD));
  83. qspi_write32(&regs->lut[lut_base + 1], 0);
  84. qspi_write32(&regs->lut[lut_base + 2], 0);
  85. qspi_write32(&regs->lut[lut_base + 3], 0);
  86. /* Fast Read */
  87. lut_base = SEQID_FAST_READ * 4;
  88. if (FSL_QSPI_FLASH_SIZE <= SZ_16M)
  89. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_FAST_READ) |
  90. PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
  91. PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
  92. else
  93. qspi_write32(&regs->lut[lut_base],
  94. OPRND0(QSPI_CMD_FAST_READ_4B) |
  95. PAD0(LUT_PAD1) | INSTR0(LUT_CMD) |
  96. OPRND1(ADDR32BIT) | PAD1(LUT_PAD1) |
  97. INSTR1(LUT_ADDR));
  98. qspi_write32(&regs->lut[lut_base + 1], OPRND0(8) | PAD0(LUT_PAD1) |
  99. INSTR0(LUT_DUMMY) | OPRND1(RX_BUFFER_SIZE) | PAD1(LUT_PAD1) |
  100. INSTR1(LUT_READ));
  101. qspi_write32(&regs->lut[lut_base + 2], 0);
  102. qspi_write32(&regs->lut[lut_base + 3], 0);
  103. /* Read Status */
  104. lut_base = SEQID_RDSR * 4;
  105. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_RDSR) |
  106. PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(1) |
  107. PAD1(LUT_PAD1) | INSTR1(LUT_READ));
  108. qspi_write32(&regs->lut[lut_base + 1], 0);
  109. qspi_write32(&regs->lut[lut_base + 2], 0);
  110. qspi_write32(&regs->lut[lut_base + 3], 0);
  111. /* Erase a sector */
  112. lut_base = SEQID_SE * 4;
  113. if (FSL_QSPI_FLASH_SIZE <= SZ_16M)
  114. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_SE) |
  115. PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
  116. PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
  117. else
  118. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_SE_4B) |
  119. PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(ADDR32BIT) |
  120. PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
  121. qspi_write32(&regs->lut[lut_base + 1], 0);
  122. qspi_write32(&regs->lut[lut_base + 2], 0);
  123. qspi_write32(&regs->lut[lut_base + 3], 0);
  124. /* Erase the whole chip */
  125. lut_base = SEQID_CHIP_ERASE * 4;
  126. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_CHIP_ERASE) |
  127. PAD0(LUT_PAD1) | INSTR0(LUT_CMD));
  128. qspi_write32(&regs->lut[lut_base + 1], 0);
  129. qspi_write32(&regs->lut[lut_base + 2], 0);
  130. qspi_write32(&regs->lut[lut_base + 3], 0);
  131. /* Page Program */
  132. lut_base = SEQID_PP * 4;
  133. if (FSL_QSPI_FLASH_SIZE <= SZ_16M)
  134. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_PP) |
  135. PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(ADDR24BIT) |
  136. PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
  137. else
  138. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_PP_4B) |
  139. PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(ADDR32BIT) |
  140. PAD1(LUT_PAD1) | INSTR1(LUT_ADDR));
  141. qspi_write32(&regs->lut[lut_base + 1], OPRND0(TX_BUFFER_SIZE) |
  142. PAD0(LUT_PAD1) | INSTR0(LUT_WRITE));
  143. qspi_write32(&regs->lut[lut_base + 2], 0);
  144. qspi_write32(&regs->lut[lut_base + 3], 0);
  145. /* READ ID */
  146. lut_base = SEQID_RDID * 4;
  147. qspi_write32(&regs->lut[lut_base], OPRND0(QSPI_CMD_RDID) |
  148. PAD0(LUT_PAD1) | INSTR0(LUT_CMD) | OPRND1(8) |
  149. PAD1(LUT_PAD1) | INSTR1(LUT_READ));
  150. qspi_write32(&regs->lut[lut_base + 1], 0);
  151. qspi_write32(&regs->lut[lut_base + 2], 0);
  152. qspi_write32(&regs->lut[lut_base + 3], 0);
  153. /* Lock the LUT */
  154. qspi_write32(&regs->lutkey, LUT_KEY_VALUE);
  155. qspi_write32(&regs->lckcr, QSPI_LCKCR_LOCK);
  156. }
  157. void spi_init()
  158. {
  159. /* do nothing */
  160. }
  161. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  162. unsigned int max_hz, unsigned int mode)
  163. {
  164. struct fsl_qspi *qspi;
  165. struct fsl_qspi_regs *regs;
  166. u32 reg_val, smpr_val;
  167. u32 total_size, seq_id;
  168. if (bus >= ARRAY_SIZE(spi_bases))
  169. return NULL;
  170. qspi = spi_alloc_slave(struct fsl_qspi, bus, cs);
  171. if (!qspi)
  172. return NULL;
  173. qspi->reg_base = spi_bases[bus];
  174. qspi->amba_base = amba_bases[bus];
  175. qspi->slave.max_write_size = TX_BUFFER_SIZE;
  176. regs = (struct fsl_qspi_regs *)qspi->reg_base;
  177. qspi_write32(&regs->mcr, QSPI_MCR_RESERVED_MASK | QSPI_MCR_MDIS_MASK);
  178. smpr_val = qspi_read32(&regs->smpr);
  179. qspi_write32(&regs->smpr, smpr_val & ~(QSPI_SMPR_FSDLY_MASK |
  180. QSPI_SMPR_FSPHS_MASK | QSPI_SMPR_HSENA_MASK));
  181. qspi_write32(&regs->mcr, QSPI_MCR_RESERVED_MASK);
  182. total_size = FSL_QSPI_FLASH_SIZE * FSL_QSPI_FLASH_NUM;
  183. qspi_write32(&regs->sfa1ad, FSL_QSPI_FLASH_SIZE | qspi->amba_base);
  184. qspi_write32(&regs->sfa2ad, FSL_QSPI_FLASH_SIZE | qspi->amba_base);
  185. qspi_write32(&regs->sfb1ad, total_size | qspi->amba_base);
  186. qspi_write32(&regs->sfb2ad, total_size | qspi->amba_base);
  187. qspi_set_lut(qspi);
  188. smpr_val = qspi_read32(&regs->smpr);
  189. smpr_val &= ~QSPI_SMPR_DDRSMP_MASK;
  190. qspi_write32(&regs->smpr, smpr_val);
  191. qspi_write32(&regs->mcr, QSPI_MCR_RESERVED_MASK);
  192. seq_id = 0;
  193. reg_val = qspi_read32(&regs->bfgencr);
  194. reg_val &= ~QSPI_BFGENCR_SEQID_MASK;
  195. reg_val |= (seq_id << QSPI_BFGENCR_SEQID_SHIFT);
  196. reg_val &= ~QSPI_BFGENCR_PAR_EN_MASK;
  197. qspi_write32(&regs->bfgencr, reg_val);
  198. return &qspi->slave;
  199. }
  200. void spi_free_slave(struct spi_slave *slave)
  201. {
  202. struct fsl_qspi *qspi = to_qspi_spi(slave);
  203. free(qspi);
  204. }
  205. int spi_claim_bus(struct spi_slave *slave)
  206. {
  207. return 0;
  208. }
  209. static void qspi_op_rdid(struct fsl_qspi *qspi, u32 *rxbuf, u32 len)
  210. {
  211. struct fsl_qspi_regs *regs = (struct fsl_qspi_regs *)qspi->reg_base;
  212. u32 mcr_reg, rbsr_reg, data;
  213. int i, size;
  214. mcr_reg = qspi_read32(&regs->mcr);
  215. qspi_write32(&regs->mcr, QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
  216. QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
  217. qspi_write32(&regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
  218. qspi_write32(&regs->sfar, qspi->amba_base);
  219. qspi_write32(&regs->ipcr, (SEQID_RDID << QSPI_IPCR_SEQID_SHIFT) | 0);
  220. while (qspi_read32(&regs->sr) & QSPI_SR_BUSY_MASK)
  221. ;
  222. i = 0;
  223. size = len;
  224. while ((RX_BUFFER_SIZE >= size) && (size > 0)) {
  225. rbsr_reg = qspi_read32(&regs->rbsr);
  226. if (rbsr_reg & QSPI_RBSR_RDBFL_MASK) {
  227. data = qspi_read32(&regs->rbdr[i]);
  228. data = qspi_endian_xchg(data);
  229. memcpy(rxbuf, &data, 4);
  230. rxbuf++;
  231. size -= 4;
  232. i++;
  233. }
  234. }
  235. qspi_write32(&regs->mcr, mcr_reg);
  236. }
  237. static void qspi_op_read(struct fsl_qspi *qspi, u32 *rxbuf, u32 len)
  238. {
  239. struct fsl_qspi_regs *regs = (struct fsl_qspi_regs *)qspi->reg_base;
  240. u32 mcr_reg, data;
  241. int i, size;
  242. u32 to_or_from;
  243. mcr_reg = qspi_read32(&regs->mcr);
  244. qspi_write32(&regs->mcr, QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
  245. QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
  246. qspi_write32(&regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
  247. to_or_from = qspi->sf_addr + qspi->amba_base;
  248. while (len > 0) {
  249. qspi_write32(&regs->sfar, to_or_from);
  250. size = (len > RX_BUFFER_SIZE) ?
  251. RX_BUFFER_SIZE : len;
  252. qspi_write32(&regs->ipcr,
  253. (SEQID_FAST_READ << QSPI_IPCR_SEQID_SHIFT) | size);
  254. while (qspi_read32(&regs->sr) & QSPI_SR_BUSY_MASK)
  255. ;
  256. to_or_from += size;
  257. len -= size;
  258. i = 0;
  259. while ((RX_BUFFER_SIZE >= size) && (size > 0)) {
  260. data = qspi_read32(&regs->rbdr[i]);
  261. data = qspi_endian_xchg(data);
  262. memcpy(rxbuf, &data, 4);
  263. rxbuf++;
  264. size -= 4;
  265. i++;
  266. }
  267. qspi_write32(&regs->mcr, qspi_read32(&regs->mcr) |
  268. QSPI_MCR_CLR_RXF_MASK);
  269. }
  270. qspi_write32(&regs->mcr, mcr_reg);
  271. }
  272. static void qspi_op_pp(struct fsl_qspi *qspi, u32 *txbuf, u32 len)
  273. {
  274. struct fsl_qspi_regs *regs = (struct fsl_qspi_regs *)qspi->reg_base;
  275. u32 mcr_reg, data, reg, status_reg;
  276. int i, size, tx_size;
  277. u32 to_or_from = 0;
  278. mcr_reg = qspi_read32(&regs->mcr);
  279. qspi_write32(&regs->mcr, QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
  280. QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
  281. qspi_write32(&regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
  282. status_reg = 0;
  283. while ((status_reg & FLASH_STATUS_WEL) != FLASH_STATUS_WEL) {
  284. qspi_write32(&regs->ipcr,
  285. (SEQID_WREN << QSPI_IPCR_SEQID_SHIFT) | 0);
  286. while (qspi_read32(&regs->sr) & QSPI_SR_BUSY_MASK)
  287. ;
  288. qspi_write32(&regs->ipcr,
  289. (SEQID_RDSR << QSPI_IPCR_SEQID_SHIFT) | 1);
  290. while (qspi_read32(&regs->sr) & QSPI_SR_BUSY_MASK)
  291. ;
  292. reg = qspi_read32(&regs->rbsr);
  293. if (reg & QSPI_RBSR_RDBFL_MASK) {
  294. status_reg = qspi_read32(&regs->rbdr[0]);
  295. status_reg = qspi_endian_xchg(status_reg);
  296. }
  297. qspi_write32(&regs->mcr,
  298. qspi_read32(&regs->mcr) | QSPI_MCR_CLR_RXF_MASK);
  299. }
  300. to_or_from = qspi->sf_addr + qspi->amba_base;
  301. qspi_write32(&regs->sfar, to_or_from);
  302. tx_size = (len > TX_BUFFER_SIZE) ?
  303. TX_BUFFER_SIZE : len;
  304. size = (tx_size + 3) / 4;
  305. for (i = 0; i < size; i++) {
  306. data = qspi_endian_xchg(*txbuf);
  307. qspi_write32(&regs->tbdr, data);
  308. txbuf++;
  309. }
  310. qspi_write32(&regs->ipcr,
  311. (SEQID_PP << QSPI_IPCR_SEQID_SHIFT) | tx_size);
  312. while (qspi_read32(&regs->sr) & QSPI_SR_BUSY_MASK)
  313. ;
  314. qspi_write32(&regs->mcr, mcr_reg);
  315. }
  316. static void qspi_op_rdsr(struct fsl_qspi *qspi, u32 *rxbuf)
  317. {
  318. struct fsl_qspi_regs *regs = (struct fsl_qspi_regs *)qspi->reg_base;
  319. u32 mcr_reg, reg, data;
  320. mcr_reg = qspi_read32(&regs->mcr);
  321. qspi_write32(&regs->mcr, QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
  322. QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
  323. qspi_write32(&regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
  324. qspi_write32(&regs->sfar, qspi->amba_base);
  325. qspi_write32(&regs->ipcr,
  326. (SEQID_RDSR << QSPI_IPCR_SEQID_SHIFT) | 0);
  327. while (qspi_read32(&regs->sr) & QSPI_SR_BUSY_MASK)
  328. ;
  329. while (1) {
  330. reg = qspi_read32(&regs->rbsr);
  331. if (reg & QSPI_RBSR_RDBFL_MASK) {
  332. data = qspi_read32(&regs->rbdr[0]);
  333. data = qspi_endian_xchg(data);
  334. memcpy(rxbuf, &data, 4);
  335. qspi_write32(&regs->mcr, qspi_read32(&regs->mcr) |
  336. QSPI_MCR_CLR_RXF_MASK);
  337. break;
  338. }
  339. }
  340. qspi_write32(&regs->mcr, mcr_reg);
  341. }
  342. static void qspi_op_se(struct fsl_qspi *qspi)
  343. {
  344. struct fsl_qspi_regs *regs = (struct fsl_qspi_regs *)qspi->reg_base;
  345. u32 mcr_reg;
  346. u32 to_or_from = 0;
  347. mcr_reg = qspi_read32(&regs->mcr);
  348. qspi_write32(&regs->mcr, QSPI_MCR_CLR_RXF_MASK | QSPI_MCR_CLR_TXF_MASK |
  349. QSPI_MCR_RESERVED_MASK | QSPI_MCR_END_CFD_LE);
  350. qspi_write32(&regs->rbct, QSPI_RBCT_RXBRD_USEIPS);
  351. to_or_from = qspi->sf_addr + qspi->amba_base;
  352. qspi_write32(&regs->sfar, to_or_from);
  353. qspi_write32(&regs->ipcr,
  354. (SEQID_WREN << QSPI_IPCR_SEQID_SHIFT) | 0);
  355. while (qspi_read32(&regs->sr) & QSPI_SR_BUSY_MASK)
  356. ;
  357. qspi_write32(&regs->ipcr,
  358. (SEQID_SE << QSPI_IPCR_SEQID_SHIFT) | 0);
  359. while (qspi_read32(&regs->sr) & QSPI_SR_BUSY_MASK)
  360. ;
  361. qspi_write32(&regs->mcr, mcr_reg);
  362. }
  363. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  364. const void *dout, void *din, unsigned long flags)
  365. {
  366. struct fsl_qspi *qspi = to_qspi_spi(slave);
  367. u32 bytes = DIV_ROUND_UP(bitlen, 8);
  368. static u32 pp_sfaddr;
  369. u32 txbuf;
  370. if (dout) {
  371. memcpy(&txbuf, dout, 4);
  372. qspi->cur_seqid = *(u8 *)dout;
  373. if (flags == SPI_XFER_END) {
  374. qspi->sf_addr = pp_sfaddr;
  375. qspi_op_pp(qspi, (u32 *)dout, bytes);
  376. return 0;
  377. }
  378. if (qspi->cur_seqid == QSPI_CMD_FAST_READ) {
  379. qspi->sf_addr = swab32(txbuf) & OFFSET_BITS_MASK;
  380. } else if (qspi->cur_seqid == QSPI_CMD_SE) {
  381. qspi->sf_addr = swab32(txbuf) & OFFSET_BITS_MASK;
  382. qspi_op_se(qspi);
  383. } else if (qspi->cur_seqid == QSPI_CMD_PP) {
  384. pp_sfaddr = swab32(txbuf) & OFFSET_BITS_MASK;
  385. }
  386. }
  387. if (din) {
  388. if (qspi->cur_seqid == QSPI_CMD_FAST_READ)
  389. qspi_op_read(qspi, din, bytes);
  390. else if (qspi->cur_seqid == QSPI_CMD_RDID)
  391. qspi_op_rdid(qspi, din, bytes);
  392. else if (qspi->cur_seqid == QSPI_CMD_RDSR)
  393. qspi_op_rdsr(qspi, din);
  394. }
  395. return 0;
  396. }
  397. void spi_release_bus(struct spi_slave *slave)
  398. {
  399. /* Nothing to do */
  400. }