clk_rk3036.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * (C) Copyright 2015 Google, Inc
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <clk-uclass.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <syscon.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/clock.h>
  13. #include <asm/arch/cru_rk3036.h>
  14. #include <asm/arch/hardware.h>
  15. #include <dm/lists.h>
  16. #include <dt-bindings/clock/rk3036-cru.h>
  17. #include <linux/log2.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. enum {
  20. VCO_MAX_HZ = 2400U * 1000000,
  21. VCO_MIN_HZ = 600 * 1000000,
  22. OUTPUT_MAX_HZ = 2400U * 1000000,
  23. OUTPUT_MIN_HZ = 24 * 1000000,
  24. };
  25. #define RATE_TO_DIV(input_rate, output_rate) \
  26. ((input_rate) / (output_rate) - 1);
  27. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  28. #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
  29. .refdiv = _refdiv,\
  30. .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
  31. .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};\
  32. _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\
  33. OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\
  34. #hz "Hz cannot be hit with PLL "\
  35. "divisors on line " __stringify(__LINE__));
  36. /* use integer mode*/
  37. static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 3, 1);
  38. static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1);
  39. static int rkclk_set_pll(struct rk3036_cru *cru, enum rk_clk_id clk_id,
  40. const struct pll_div *div)
  41. {
  42. int pll_id = rk_pll_id(clk_id);
  43. struct rk3036_pll *pll = &cru->pll[pll_id];
  44. /* All PLLs have same VCO and output frequency range restrictions. */
  45. uint vco_hz = OSC_HZ / 1000 * div->fbdiv / div->refdiv * 1000;
  46. uint output_hz = vco_hz / div->postdiv1 / div->postdiv2;
  47. debug("PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, postdiv2=%d,\
  48. vco=%u Hz, output=%u Hz\n",
  49. pll, div->fbdiv, div->refdiv, div->postdiv1,
  50. div->postdiv2, vco_hz, output_hz);
  51. assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
  52. output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ);
  53. /* use integer mode */
  54. rk_setreg(&pll->con1, 1 << PLL_DSMPD_SHIFT);
  55. rk_clrsetreg(&pll->con0,
  56. PLL_POSTDIV1_MASK | PLL_FBDIV_MASK,
  57. (div->postdiv1 << PLL_POSTDIV1_SHIFT) | div->fbdiv);
  58. rk_clrsetreg(&pll->con1, PLL_POSTDIV2_MASK | PLL_REFDIV_MASK,
  59. (div->postdiv2 << PLL_POSTDIV2_SHIFT |
  60. div->refdiv << PLL_REFDIV_SHIFT));
  61. /* waiting for pll lock */
  62. while (readl(&pll->con1) & (1 << PLL_LOCK_STATUS_SHIFT))
  63. udelay(1);
  64. return 0;
  65. }
  66. static void rkclk_init(struct rk3036_cru *cru)
  67. {
  68. u32 aclk_div;
  69. u32 hclk_div;
  70. u32 pclk_div;
  71. /* pll enter slow-mode */
  72. rk_clrsetreg(&cru->cru_mode_con,
  73. GPLL_MODE_MASK | APLL_MODE_MASK,
  74. GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
  75. APLL_MODE_SLOW << APLL_MODE_SHIFT);
  76. /* init pll */
  77. rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
  78. rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
  79. /*
  80. * select apll as cpu/core clock pll source and
  81. * set up dependent divisors for PERI and ACLK clocks.
  82. * core hz : apll = 1:1
  83. */
  84. aclk_div = APLL_HZ / CORE_ACLK_HZ - 1;
  85. assert((aclk_div + 1) * CORE_ACLK_HZ == APLL_HZ && aclk_div < 0x7);
  86. pclk_div = APLL_HZ / CORE_PERI_HZ - 1;
  87. assert((pclk_div + 1) * CORE_PERI_HZ == APLL_HZ && pclk_div < 0xf);
  88. rk_clrsetreg(&cru->cru_clksel_con[0],
  89. CORE_CLK_PLL_SEL_MASK | CORE_DIV_CON_MASK,
  90. CORE_CLK_PLL_SEL_APLL << CORE_CLK_PLL_SEL_SHIFT |
  91. 0 << CORE_DIV_CON_SHIFT);
  92. rk_clrsetreg(&cru->cru_clksel_con[1],
  93. CORE_ACLK_DIV_MASK | CORE_PERI_DIV_MASK,
  94. aclk_div << CORE_ACLK_DIV_SHIFT |
  95. pclk_div << CORE_PERI_DIV_SHIFT);
  96. /*
  97. * select apll as pd_bus bus clock source and
  98. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  99. */
  100. aclk_div = GPLL_HZ / BUS_ACLK_HZ - 1;
  101. assert((aclk_div + 1) * BUS_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
  102. pclk_div = GPLL_HZ / BUS_PCLK_HZ - 1;
  103. assert((pclk_div + 1) * BUS_PCLK_HZ == GPLL_HZ && pclk_div <= 0x7);
  104. hclk_div = GPLL_HZ / BUS_HCLK_HZ - 1;
  105. assert((hclk_div + 1) * BUS_HCLK_HZ == GPLL_HZ && hclk_div <= 0x3);
  106. rk_clrsetreg(&cru->cru_clksel_con[0],
  107. BUS_ACLK_PLL_SEL_MASK | BUS_ACLK_DIV_MASK,
  108. BUS_ACLK_PLL_SEL_GPLL << BUS_ACLK_PLL_SEL_SHIFT |
  109. aclk_div << BUS_ACLK_DIV_SHIFT);
  110. rk_clrsetreg(&cru->cru_clksel_con[1],
  111. BUS_PCLK_DIV_MASK | BUS_HCLK_DIV_MASK,
  112. pclk_div << BUS_PCLK_DIV_SHIFT |
  113. hclk_div << BUS_HCLK_DIV_SHIFT);
  114. /*
  115. * select gpll as pd_peri bus clock source and
  116. * set up dependent divisors for PCLK/HCLK and ACLK clocks.
  117. */
  118. aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
  119. assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
  120. hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
  121. assert((1 << hclk_div) * PERI_HCLK_HZ ==
  122. PERI_ACLK_HZ && (hclk_div < 0x4));
  123. pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
  124. assert((1 << pclk_div) * PERI_PCLK_HZ ==
  125. PERI_ACLK_HZ && pclk_div < 0x8);
  126. rk_clrsetreg(&cru->cru_clksel_con[10],
  127. PERI_PLL_SEL_MASK | PERI_PCLK_DIV_MASK |
  128. PERI_HCLK_DIV_MASK | PERI_ACLK_DIV_MASK,
  129. PERI_PLL_GPLL << PERI_PLL_SEL_SHIFT |
  130. pclk_div << PERI_PCLK_DIV_SHIFT |
  131. hclk_div << PERI_HCLK_DIV_SHIFT |
  132. aclk_div << PERI_ACLK_DIV_SHIFT);
  133. /* PLL enter normal-mode */
  134. rk_clrsetreg(&cru->cru_mode_con,
  135. GPLL_MODE_MASK | APLL_MODE_MASK,
  136. GPLL_MODE_NORM << GPLL_MODE_SHIFT |
  137. APLL_MODE_NORM << APLL_MODE_SHIFT);
  138. }
  139. /* Get pll rate by id */
  140. static uint32_t rkclk_pll_get_rate(struct rk3036_cru *cru,
  141. enum rk_clk_id clk_id)
  142. {
  143. uint32_t refdiv, fbdiv, postdiv1, postdiv2;
  144. uint32_t con;
  145. int pll_id = rk_pll_id(clk_id);
  146. struct rk3036_pll *pll = &cru->pll[pll_id];
  147. static u8 clk_shift[CLK_COUNT] = {
  148. 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, 0xff,
  149. GPLL_MODE_SHIFT, 0xff
  150. };
  151. static u32 clk_mask[CLK_COUNT] = {
  152. 0xffffffff, APLL_MODE_MASK, DPLL_MODE_MASK, 0xffffffff,
  153. GPLL_MODE_MASK, 0xffffffff
  154. };
  155. uint shift;
  156. uint mask;
  157. con = readl(&cru->cru_mode_con);
  158. shift = clk_shift[clk_id];
  159. mask = clk_mask[clk_id];
  160. switch ((con & mask) >> shift) {
  161. case GPLL_MODE_SLOW:
  162. return OSC_HZ;
  163. case GPLL_MODE_NORM:
  164. /* normal mode */
  165. con = readl(&pll->con0);
  166. postdiv1 = (con & PLL_POSTDIV1_MASK) >> PLL_POSTDIV1_SHIFT;
  167. fbdiv = (con & PLL_FBDIV_MASK) >> PLL_FBDIV_SHIFT;
  168. con = readl(&pll->con1);
  169. postdiv2 = (con & PLL_POSTDIV2_MASK) >> PLL_POSTDIV2_SHIFT;
  170. refdiv = (con & PLL_REFDIV_MASK) >> PLL_REFDIV_SHIFT;
  171. return (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
  172. case GPLL_MODE_DEEP:
  173. default:
  174. return 32768;
  175. }
  176. }
  177. static ulong rockchip_mmc_get_clk(struct rk3036_cru *cru, uint clk_general_rate,
  178. int periph)
  179. {
  180. uint src_rate;
  181. uint div, mux;
  182. u32 con;
  183. switch (periph) {
  184. case HCLK_EMMC:
  185. case SCLK_EMMC:
  186. con = readl(&cru->cru_clksel_con[12]);
  187. mux = (con & EMMC_PLL_MASK) >> EMMC_PLL_SHIFT;
  188. div = (con & EMMC_DIV_MASK) >> EMMC_DIV_SHIFT;
  189. break;
  190. case HCLK_SDIO:
  191. case SCLK_SDIO:
  192. con = readl(&cru->cru_clksel_con[12]);
  193. mux = (con & MMC0_PLL_MASK) >> MMC0_PLL_SHIFT;
  194. div = (con & MMC0_DIV_MASK) >> MMC0_DIV_SHIFT;
  195. break;
  196. default:
  197. return -EINVAL;
  198. }
  199. src_rate = mux == EMMC_SEL_24M ? OSC_HZ : clk_general_rate;
  200. return DIV_TO_RATE(src_rate, div) / 2;
  201. }
  202. static ulong rockchip_mmc_set_clk(struct rk3036_cru *cru, uint clk_general_rate,
  203. int periph, uint freq)
  204. {
  205. int src_clk_div;
  206. int mux;
  207. debug("%s: clk_general_rate=%u\n", __func__, clk_general_rate);
  208. /* mmc clock auto divide 2 in internal */
  209. src_clk_div = DIV_ROUND_UP(clk_general_rate / 2, freq);
  210. if (src_clk_div > 128) {
  211. src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, freq);
  212. assert(src_clk_div - 1 < 128);
  213. mux = EMMC_SEL_24M;
  214. } else {
  215. mux = EMMC_SEL_GPLL;
  216. }
  217. switch (periph) {
  218. case HCLK_EMMC:
  219. case SCLK_EMMC:
  220. rk_clrsetreg(&cru->cru_clksel_con[12],
  221. EMMC_PLL_MASK | EMMC_DIV_MASK,
  222. mux << EMMC_PLL_SHIFT |
  223. (src_clk_div - 1) << EMMC_DIV_SHIFT);
  224. break;
  225. case HCLK_SDIO:
  226. case SCLK_SDIO:
  227. rk_clrsetreg(&cru->cru_clksel_con[11],
  228. MMC0_PLL_MASK | MMC0_DIV_MASK,
  229. mux << MMC0_PLL_SHIFT |
  230. (src_clk_div - 1) << MMC0_DIV_SHIFT);
  231. break;
  232. default:
  233. return -EINVAL;
  234. }
  235. return rockchip_mmc_get_clk(cru, clk_general_rate, periph);
  236. }
  237. static ulong rk3036_clk_get_rate(struct clk *clk)
  238. {
  239. struct rk3036_clk_priv *priv = dev_get_priv(clk->dev);
  240. switch (clk->id) {
  241. case 0 ... 63:
  242. return rkclk_pll_get_rate(priv->cru, clk->id);
  243. default:
  244. return -ENOENT;
  245. }
  246. }
  247. static ulong rk3036_clk_set_rate(struct clk *clk, ulong rate)
  248. {
  249. struct rk3036_clk_priv *priv = dev_get_priv(clk->dev);
  250. ulong new_rate, gclk_rate;
  251. gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
  252. switch (clk->id) {
  253. case 0 ... 63:
  254. return 0;
  255. case HCLK_EMMC:
  256. case SCLK_EMMC:
  257. new_rate = rockchip_mmc_set_clk(priv->cru, gclk_rate,
  258. clk->id, rate);
  259. break;
  260. default:
  261. return -ENOENT;
  262. }
  263. return new_rate;
  264. }
  265. static struct clk_ops rk3036_clk_ops = {
  266. .get_rate = rk3036_clk_get_rate,
  267. .set_rate = rk3036_clk_set_rate,
  268. };
  269. static int rk3036_clk_probe(struct udevice *dev)
  270. {
  271. struct rk3036_clk_priv *priv = dev_get_priv(dev);
  272. priv->cru = (struct rk3036_cru *)devfdt_get_addr(dev);
  273. rkclk_init(priv->cru);
  274. return 0;
  275. }
  276. static int rk3036_clk_bind(struct udevice *dev)
  277. {
  278. int ret;
  279. struct udevice *sys_child;
  280. struct sysreset_reg *priv;
  281. /* The reset driver does not have a device node, so bind it here */
  282. ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
  283. &sys_child);
  284. if (ret) {
  285. debug("Warning: No sysreset driver: ret=%d\n", ret);
  286. } else {
  287. priv = malloc(sizeof(struct sysreset_reg));
  288. priv->glb_srst_fst_value = offsetof(struct rk3036_cru,
  289. cru_glb_srst_fst_value);
  290. priv->glb_srst_snd_value = offsetof(struct rk3036_cru,
  291. cru_glb_srst_snd_value);
  292. sys_child->priv = priv;
  293. }
  294. #if CONFIG_IS_ENABLED(CONFIG_RESET_ROCKCHIP)
  295. ret = offsetof(struct rk3036_cru, cru_softrst_con[0]);
  296. ret = rockchip_reset_bind(dev, ret, 9);
  297. if (ret)
  298. debug("Warning: software reset driver bind faile\n");
  299. #endif
  300. return 0;
  301. }
  302. static const struct udevice_id rk3036_clk_ids[] = {
  303. { .compatible = "rockchip,rk3036-cru" },
  304. { }
  305. };
  306. U_BOOT_DRIVER(rockchip_rk3036_cru) = {
  307. .name = "clk_rk3036",
  308. .id = UCLASS_CLK,
  309. .of_match = rk3036_clk_ids,
  310. .priv_auto_alloc_size = sizeof(struct rk3036_clk_priv),
  311. .ops = &rk3036_clk_ops,
  312. .bind = rk3036_clk_bind,
  313. .probe = rk3036_clk_probe,
  314. };