total5200.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@freescale.com.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <mpc5xxx.h>
  12. #include <pci.h>
  13. #include <netdev.h>
  14. #include "sdram.h"
  15. #if CONFIG_TOTAL5200_REV==2
  16. #include "mt48lc32m16a2-75.h"
  17. #else
  18. #include "mt48lc16m16a2-75.h"
  19. #endif
  20. phys_size_t initdram (int board_type)
  21. {
  22. sdram_conf_t sdram_conf;
  23. sdram_conf.ddr = SDRAM_DDR;
  24. sdram_conf.mode = SDRAM_MODE;
  25. sdram_conf.emode = 0;
  26. sdram_conf.control = SDRAM_CONTROL;
  27. sdram_conf.config1 = SDRAM_CONFIG1;
  28. sdram_conf.config2 = SDRAM_CONFIG2;
  29. sdram_conf.tapdelay = 0;
  30. return mpc5xxx_sdram_init (&sdram_conf);
  31. }
  32. int checkboard (void)
  33. {
  34. #if CONFIG_TOTAL5200_REV==2
  35. puts ("Board: Total5200 Rev.2 ");
  36. #else
  37. puts ("Board: Total5200 ");
  38. #endif
  39. /*
  40. * Retrieve FPGA Revision.
  41. */
  42. printf ("(FPGA %08lX)\n", *(vu_long *) (CONFIG_SYS_FPGA_BASE + 0x400));
  43. /*
  44. * Take all peripherals in power-up mode.
  45. */
  46. #if CONFIG_TOTAL5200_REV==2
  47. *(vu_char *) (CONFIG_SYS_CPLD_BASE + 0x46) = 0x70;
  48. #else
  49. *(vu_long *) (CONFIG_SYS_CPLD_BASE + 0x400) = 0x70;
  50. #endif
  51. return 0;
  52. }
  53. #ifdef CONFIG_PCI
  54. static struct pci_controller hose;
  55. extern void pci_mpc5xxx_init(struct pci_controller *);
  56. void pci_init_board(void)
  57. {
  58. pci_mpc5xxx_init(&hose);
  59. }
  60. #endif
  61. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  62. /* IRDA_1 aka PSC6_3 (pin C13) */
  63. #define GPIO_IRDA_1 0x20000000UL
  64. void init_ide_reset (void)
  65. {
  66. debug ("init_ide_reset\n");
  67. /* Configure IRDA_1 (PSC6_3) as GPIO output for ATA reset */
  68. *(vu_long *) MPC5XXX_GPIO_ENABLE |= GPIO_IRDA_1;
  69. *(vu_long *) MPC5XXX_GPIO_DIR |= GPIO_IRDA_1;
  70. }
  71. void ide_set_reset (int idereset)
  72. {
  73. debug ("ide_reset(%d)\n", idereset);
  74. if (idereset) {
  75. *(vu_long *) MPC5XXX_GPIO_DATA_O &= ~GPIO_IRDA_1;
  76. } else {
  77. *(vu_long *) MPC5XXX_GPIO_DATA_O |= GPIO_IRDA_1;
  78. }
  79. }
  80. #endif
  81. #ifdef CONFIG_VIDEO_SED13806
  82. #include <sed13806.h>
  83. #define DISPLAY_WIDTH 640
  84. #define DISPLAY_HEIGHT 480
  85. #ifdef CONFIG_VIDEO_SED13806_8BPP
  86. #error CONFIG_VIDEO_SED13806_8BPP not supported.
  87. #endif /* CONFIG_VIDEO_SED13806_8BPP */
  88. #ifdef CONFIG_VIDEO_SED13806_16BPP
  89. static const S1D_REGS init_regs [] =
  90. {
  91. {0x0001,0x00}, /* Miscellaneous Register */
  92. {0x01FC,0x00}, /* Display Mode Register */
  93. {0x0004,0x00}, /* General IO Pins Configuration Register 0 */
  94. {0x0005,0x00}, /* General IO Pins Configuration Register 1 */
  95. {0x0008,0x00}, /* General IO Pins Control Register 0 */
  96. {0x0009,0x00}, /* General IO Pins Control Register 1 */
  97. {0x0010,0x02}, /* Memory Clock Configuration Register */
  98. {0x0014,0x02}, /* LCD Pixel Clock Configuration Register */
  99. {0x0018,0x02}, /* CRT/TV Pixel Clock Configuration Register */
  100. {0x001C,0x02}, /* MediaPlug Clock Configuration Register */
  101. {0x001E,0x01}, /* CPU To Memory Wait State Select Register */
  102. {0x0021,0x03}, /* DRAM Refresh Rate Register */
  103. {0x002A,0x00}, /* DRAM Timings Control Register 0 */
  104. {0x002B,0x01}, /* DRAM Timings Control Register 1 */
  105. {0x0020,0x80}, /* Memory Configuration Register */
  106. {0x0030,0x25}, /* Panel Type Register */
  107. {0x0031,0x00}, /* MOD Rate Register */
  108. {0x0032,0x4F}, /* LCD Horizontal Display Width Register */
  109. {0x0034,0x13}, /* LCD Horizontal Non-Display Period Register */
  110. {0x0035,0x01}, /* TFT FPLINE Start Position Register */
  111. {0x0036,0x0B}, /* TFT FPLINE Pulse Width Register */
  112. {0x0038,0xDF}, /* LCD Vertical Display Height Register 0 */
  113. {0x0039,0x01}, /* LCD Vertical Display Height Register 1 */
  114. {0x003A,0x2C}, /* LCD Vertical Non-Display Period Register */
  115. {0x003B,0x0A}, /* TFT FPFRAME Start Position Register */
  116. {0x003C,0x01}, /* TFT FPFRAME Pulse Width Register */
  117. {0x0040,0x05}, /* LCD Display Mode Register */
  118. {0x0041,0x00}, /* LCD Miscellaneous Register */
  119. {0x0042,0x00}, /* LCD Display Start Address Register 0 */
  120. {0x0043,0x00}, /* LCD Display Start Address Register 1 */
  121. {0x0044,0x00}, /* LCD Display Start Address Register 2 */
  122. {0x0046,0x80}, /* LCD Memory Address Offset Register 0 */
  123. {0x0047,0x02}, /* LCD Memory Address Offset Register 1 */
  124. {0x0048,0x00}, /* LCD Pixel Panning Register */
  125. {0x004A,0x00}, /* LCD Display FIFO High Threshold Control Register */
  126. {0x004B,0x00}, /* LCD Display FIFO Low Threshold Control Register */
  127. {0x0050,0x4F}, /* CRT/TV Horizontal Display Width Register */
  128. {0x0052,0x13}, /* CRT/TV Horizontal Non-Display Period Register */
  129. {0x0053,0x01}, /* CRT/TV HRTC Start Position Register */
  130. {0x0054,0x0B}, /* CRT/TV HRTC Pulse Width Register */
  131. {0x0056,0xDF}, /* CRT/TV Vertical Display Height Register 0 */
  132. {0x0057,0x01}, /* CRT/TV Vertical Display Height Register 1 */
  133. {0x0058,0x2B}, /* CRT/TV Vertical Non-Display Period Register */
  134. {0x0059,0x09}, /* CRT/TV VRTC Start Position Register */
  135. {0x005A,0x01}, /* CRT/TV VRTC Pulse Width Register */
  136. {0x005B,0x10}, /* TV Output Control Register */
  137. {0x0060,0x05}, /* CRT/TV Display Mode Register */
  138. {0x0062,0x00}, /* CRT/TV Display Start Address Register 0 */
  139. {0x0063,0x00}, /* CRT/TV Display Start Address Register 1 */
  140. {0x0064,0x00}, /* CRT/TV Display Start Address Register 2 */
  141. {0x0066,0x80}, /* CRT/TV Memory Address Offset Register 0 */
  142. {0x0067,0x02}, /* CRT/TV Memory Address Offset Register 1 */
  143. {0x0068,0x00}, /* CRT/TV Pixel Panning Register */
  144. {0x006A,0x00}, /* CRT/TV Display FIFO High Threshold Control Register */
  145. {0x006B,0x00}, /* CRT/TV Display FIFO Low Threshold Control Register */
  146. {0x0070,0x00}, /* LCD Ink/Cursor Control Register */
  147. {0x0071,0x01}, /* LCD Ink/Cursor Start Address Register */
  148. {0x0072,0x00}, /* LCD Cursor X Position Register 0 */
  149. {0x0073,0x00}, /* LCD Cursor X Position Register 1 */
  150. {0x0074,0x00}, /* LCD Cursor Y Position Register 0 */
  151. {0x0075,0x00}, /* LCD Cursor Y Position Register 1 */
  152. {0x0076,0x00}, /* LCD Ink/Cursor Blue Color 0 Register */
  153. {0x0077,0x00}, /* LCD Ink/Cursor Green Color 0 Register */
  154. {0x0078,0x00}, /* LCD Ink/Cursor Red Color 0 Register */
  155. {0x007A,0x1F}, /* LCD Ink/Cursor Blue Color 1 Register */
  156. {0x007B,0x3F}, /* LCD Ink/Cursor Green Color 1 Register */
  157. {0x007C,0x1F}, /* LCD Ink/Cursor Red Color 1 Register */
  158. {0x007E,0x00}, /* LCD Ink/Cursor FIFO Threshold Register */
  159. {0x0080,0x00}, /* CRT/TV Ink/Cursor Control Register */
  160. {0x0081,0x01}, /* CRT/TV Ink/Cursor Start Address Register */
  161. {0x0082,0x00}, /* CRT/TV Cursor X Position Register 0 */
  162. {0x0083,0x00}, /* CRT/TV Cursor X Position Register 1 */
  163. {0x0084,0x00}, /* CRT/TV Cursor Y Position Register 0 */
  164. {0x0085,0x00}, /* CRT/TV Cursor Y Position Register 1 */
  165. {0x0086,0x00}, /* CRT/TV Ink/Cursor Blue Color 0 Register */
  166. {0x0087,0x00}, /* CRT/TV Ink/Cursor Green Color 0 Register */
  167. {0x0088,0x00}, /* CRT/TV Ink/Cursor Red Color 0 Register */
  168. {0x008A,0x1F}, /* CRT/TV Ink/Cursor Blue Color 1 Register */
  169. {0x008B,0x3F}, /* CRT/TV Ink/Cursor Green Color 1 Register */
  170. {0x008C,0x1F}, /* CRT/TV Ink/Cursor Red Color 1 Register */
  171. {0x008E,0x00}, /* CRT/TV Ink/Cursor FIFO Threshold Register */
  172. {0x0100,0x00}, /* BitBlt Control Register 0 */
  173. {0x0101,0x00}, /* BitBlt Control Register 1 */
  174. {0x0102,0x00}, /* BitBlt ROP Code/Color Expansion Register */
  175. {0x0103,0x00}, /* BitBlt Operation Register */
  176. {0x0104,0x00}, /* BitBlt Source Start Address Register 0 */
  177. {0x0105,0x00}, /* BitBlt Source Start Address Register 1 */
  178. {0x0106,0x00}, /* BitBlt Source Start Address Register 2 */
  179. {0x0108,0x00}, /* BitBlt Destination Start Address Register 0 */
  180. {0x0109,0x00}, /* BitBlt Destination Start Address Register 1 */
  181. {0x010A,0x00}, /* BitBlt Destination Start Address Register 2 */
  182. {0x010C,0x00}, /* BitBlt Memory Address Offset Register 0 */
  183. {0x010D,0x00}, /* BitBlt Memory Address Offset Register 1 */
  184. {0x0110,0x00}, /* BitBlt Width Register 0 */
  185. {0x0111,0x00}, /* BitBlt Width Register 1 */
  186. {0x0112,0x00}, /* BitBlt Height Register 0 */
  187. {0x0113,0x00}, /* BitBlt Height Register 1 */
  188. {0x0114,0x00}, /* BitBlt Background Color Register 0 */
  189. {0x0115,0x00}, /* BitBlt Background Color Register 1 */
  190. {0x0118,0x00}, /* BitBlt Foreground Color Register 0 */
  191. {0x0119,0x00}, /* BitBlt Foreground Color Register 1 */
  192. {0x01E0,0x00}, /* Look-Up Table Mode Register */
  193. {0x01E2,0x00}, /* Look-Up Table Address Register */
  194. {0x01E4,0x00}, /* Look-Up Table Data Register */
  195. {0x01F0,0x00}, /* Power Save Configuration Register */
  196. {0x01F1,0x00}, /* Power Save Status Register */
  197. {0x01F4,0x00}, /* CPU-to-Memory Access Watchdog Timer Register */
  198. {0x01FC,0x01}, /* Display Mode Register */
  199. {0, 0}
  200. };
  201. #endif /* CONFIG_VIDEO_SED13806_16BPP */
  202. #ifdef CONFIG_CONSOLE_EXTRA_INFO
  203. /* Return text to be printed besides the logo. */
  204. void video_get_info_str (int line_number, char *info)
  205. {
  206. if (line_number == 1) {
  207. #if CONFIG_TOTAL5200_REV==1
  208. strcpy (info, " Total5200");
  209. #elif CONFIG_TOTAL5200_REV==2
  210. strcpy (info, " Total5200 Rev.2");
  211. #else
  212. #error CONFIG_TOTAL5200_REV must be 1 or 2.
  213. #endif
  214. } else {
  215. info [0] = '\0';
  216. }
  217. }
  218. #endif
  219. /* Returns SED13806 base address. First thing called in the driver. */
  220. unsigned int board_video_init (void)
  221. {
  222. return CONFIG_SYS_LCD_BASE;
  223. }
  224. /* Called after initializing the SED13806 and before clearing the screen. */
  225. void board_validate_screen (unsigned int base)
  226. {
  227. }
  228. /* Return a pointer to the initialization sequence. */
  229. const S1D_REGS *board_get_regs (void)
  230. {
  231. return init_regs;
  232. }
  233. int board_get_width (void)
  234. {
  235. return DISPLAY_WIDTH;
  236. }
  237. int board_get_height (void)
  238. {
  239. return DISPLAY_HEIGHT;
  240. }
  241. #endif /* CONFIG_VIDEO_SED13806 */
  242. int board_eth_init(bd_t *bis)
  243. {
  244. cpu_eth_init(bis); /* Built in FEC comes first */
  245. return pci_eth_init(bis);
  246. }