sdram.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@freescale.com.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <mpc5xxx.h>
  12. #include "sdram.h"
  13. #ifndef CONFIG_SYS_RAMBOOT
  14. static void mpc5xxx_sdram_start (sdram_conf_t *sdram_conf, int hi_addr)
  15. {
  16. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  17. /* unlock mode register */
  18. *(vu_long *)MPC5XXX_SDRAM_CTRL = sdram_conf->control | 0x80000000 | hi_addr_bit;
  19. __asm__ volatile ("sync");
  20. /* precharge all banks */
  21. *(vu_long *)MPC5XXX_SDRAM_CTRL = sdram_conf->control | 0x80000002 | hi_addr_bit;
  22. __asm__ volatile ("sync");
  23. if (sdram_conf->ddr) {
  24. /* set mode register: extended mode */
  25. *(vu_long *)MPC5XXX_SDRAM_MODE = sdram_conf->emode;
  26. __asm__ volatile ("sync");
  27. /* set mode register: reset DLL */
  28. *(vu_long *)MPC5XXX_SDRAM_MODE = sdram_conf->mode | 0x04000000;
  29. __asm__ volatile ("sync");
  30. }
  31. /* precharge all banks */
  32. *(vu_long *)MPC5XXX_SDRAM_CTRL = sdram_conf->control | 0x80000002 | hi_addr_bit;
  33. __asm__ volatile ("sync");
  34. /* auto refresh */
  35. *(vu_long *)MPC5XXX_SDRAM_CTRL = sdram_conf->control | 0x80000004 | hi_addr_bit;
  36. __asm__ volatile ("sync");
  37. /* set mode register */
  38. *(vu_long *)MPC5XXX_SDRAM_MODE = sdram_conf->mode;
  39. __asm__ volatile ("sync");
  40. /* normal operation */
  41. *(vu_long *)MPC5XXX_SDRAM_CTRL = sdram_conf->control | hi_addr_bit;
  42. __asm__ volatile ("sync");
  43. }
  44. #endif
  45. /*
  46. * ATTENTION: Although partially referenced initdram does NOT make real use
  47. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  48. * is something else than 0x00000000.
  49. */
  50. long int mpc5xxx_sdram_init (sdram_conf_t *sdram_conf)
  51. {
  52. ulong dramsize = 0;
  53. ulong dramsize2 = 0;
  54. #ifndef CONFIG_SYS_RAMBOOT
  55. ulong test1, test2;
  56. /* setup SDRAM chip selects */
  57. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  58. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  59. __asm__ volatile ("sync");
  60. /* setup config registers */
  61. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = sdram_conf->config1;
  62. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = sdram_conf->config2;
  63. __asm__ volatile ("sync");
  64. if (sdram_conf->ddr) {
  65. /* set tap delay */
  66. *(vu_long *)MPC5XXX_CDM_PORCFG = sdram_conf->tapdelay;
  67. __asm__ volatile ("sync");
  68. }
  69. /* find RAM size using SDRAM CS0 only */
  70. mpc5xxx_sdram_start(sdram_conf, 0);
  71. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  72. mpc5xxx_sdram_start(sdram_conf, 1);
  73. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  74. if (test1 > test2) {
  75. mpc5xxx_sdram_start(sdram_conf, 0);
  76. dramsize = test1;
  77. } else {
  78. dramsize = test2;
  79. }
  80. /* memory smaller than 1MB is impossible */
  81. if (dramsize < (1 << 20)) {
  82. dramsize = 0;
  83. }
  84. /* set SDRAM CS0 size according to the amount of RAM found */
  85. if (dramsize > 0) {
  86. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  87. } else {
  88. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  89. }
  90. /* let SDRAM CS1 start right after CS0 */
  91. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  92. /* find RAM size using SDRAM CS1 only */
  93. mpc5xxx_sdram_start(sdram_conf, 0);
  94. test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  95. mpc5xxx_sdram_start(sdram_conf, 1);
  96. test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  97. if (test1 > test2) {
  98. mpc5xxx_sdram_start(sdram_conf, 0);
  99. dramsize2 = test1;
  100. } else {
  101. dramsize2 = test2;
  102. }
  103. /* memory smaller than 1MB is impossible */
  104. if (dramsize2 < (1 << 20)) {
  105. dramsize2 = 0;
  106. }
  107. /* set SDRAM CS1 size according to the amount of RAM found */
  108. if (dramsize2 > 0) {
  109. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  110. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  111. } else {
  112. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  113. }
  114. #else /* CONFIG_SYS_RAMBOOT */
  115. /* retrieve size of memory connected to SDRAM CS0 */
  116. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  117. if (dramsize >= 0x13) {
  118. dramsize = (1 << (dramsize - 0x13)) << 20;
  119. } else {
  120. dramsize = 0;
  121. }
  122. /* retrieve size of memory connected to SDRAM CS1 */
  123. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  124. if (dramsize2 >= 0x13) {
  125. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  126. } else {
  127. dramsize2 = 0;
  128. }
  129. #endif /* CONFIG_SYS_RAMBOOT */
  130. return dramsize + dramsize2;
  131. }