gadget.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/gadget.c) and ported
  10. * to uboot.
  11. *
  12. * commit 8e74475b0e : usb: dwc3: gadget: use udc-core's reset notifier
  13. *
  14. * SPDX-License-Identifier: GPL-2.0
  15. */
  16. #include <common.h>
  17. #include <malloc.h>
  18. #include <asm/dma-mapping.h>
  19. #include <usb/lin_gadget_compat.h>
  20. #include <linux/list.h>
  21. #include <linux/usb/ch9.h>
  22. #include <linux/usb/gadget.h>
  23. #include <asm/arch/sys_proto.h>
  24. #include "core.h"
  25. #include "gadget.h"
  26. #include "io.h"
  27. #include "linux-compat.h"
  28. /**
  29. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  30. * @dwc: pointer to our context structure
  31. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  32. *
  33. * Caller should take care of locking. This function will
  34. * return 0 on success or -EINVAL if wrong Test Selector
  35. * is passed
  36. */
  37. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  38. {
  39. u32 reg;
  40. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  41. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  42. switch (mode) {
  43. case TEST_J:
  44. case TEST_K:
  45. case TEST_SE0_NAK:
  46. case TEST_PACKET:
  47. case TEST_FORCE_EN:
  48. reg |= mode << 1;
  49. break;
  50. default:
  51. return -EINVAL;
  52. }
  53. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  54. return 0;
  55. }
  56. /**
  57. * dwc3_gadget_get_link_state - Gets current state of USB Link
  58. * @dwc: pointer to our context structure
  59. *
  60. * Caller should take care of locking. This function will
  61. * return the link state on success (>= 0) or -ETIMEDOUT.
  62. */
  63. int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  64. {
  65. u32 reg;
  66. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  67. return DWC3_DSTS_USBLNKST(reg);
  68. }
  69. /**
  70. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  71. * @dwc: pointer to our context structure
  72. * @state: the state to put link into
  73. *
  74. * Caller should take care of locking. This function will
  75. * return 0 on success or -ETIMEDOUT.
  76. */
  77. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  78. {
  79. int retries = 10000;
  80. u32 reg;
  81. /*
  82. * Wait until device controller is ready. Only applies to 1.94a and
  83. * later RTL.
  84. */
  85. if (dwc->revision >= DWC3_REVISION_194A) {
  86. while (--retries) {
  87. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  88. if (reg & DWC3_DSTS_DCNRD)
  89. udelay(5);
  90. else
  91. break;
  92. }
  93. if (retries <= 0)
  94. return -ETIMEDOUT;
  95. }
  96. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  97. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  98. /* set requested state */
  99. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  100. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  101. /*
  102. * The following code is racy when called from dwc3_gadget_wakeup,
  103. * and is not needed, at least on newer versions
  104. */
  105. if (dwc->revision >= DWC3_REVISION_194A)
  106. return 0;
  107. /* wait for a change in DSTS */
  108. retries = 10000;
  109. while (--retries) {
  110. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  111. if (DWC3_DSTS_USBLNKST(reg) == state)
  112. return 0;
  113. udelay(5);
  114. }
  115. dev_vdbg(dwc->dev, "link state change request timed out\n");
  116. return -ETIMEDOUT;
  117. }
  118. /**
  119. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  120. * @dwc: pointer to our context structure
  121. *
  122. * This function will a best effort FIFO allocation in order
  123. * to improve FIFO usage and throughput, while still allowing
  124. * us to enable as many endpoints as possible.
  125. *
  126. * Keep in mind that this operation will be highly dependent
  127. * on the configured size for RAM1 - which contains TxFifo -,
  128. * the amount of endpoints enabled on coreConsultant tool, and
  129. * the width of the Master Bus.
  130. *
  131. * In the ideal world, we would always be able to satisfy the
  132. * following equation:
  133. *
  134. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  135. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  136. *
  137. * Unfortunately, due to many variables that's not always the case.
  138. */
  139. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  140. {
  141. int last_fifo_depth = 0;
  142. int fifo_size;
  143. int mdwidth;
  144. int num;
  145. if (!dwc->needs_fifo_resize)
  146. return 0;
  147. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  148. /* MDWIDTH is represented in bits, we need it in bytes */
  149. mdwidth >>= 3;
  150. /*
  151. * FIXME For now we will only allocate 1 wMaxPacketSize space
  152. * for each enabled endpoint, later patches will come to
  153. * improve this algorithm so that we better use the internal
  154. * FIFO space
  155. */
  156. for (num = 0; num < dwc->num_in_eps; num++) {
  157. /* bit0 indicates direction; 1 means IN ep */
  158. struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
  159. int mult = 1;
  160. int tmp;
  161. if (!(dep->flags & DWC3_EP_ENABLED))
  162. continue;
  163. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  164. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  165. mult = 3;
  166. /*
  167. * REVISIT: the following assumes we will always have enough
  168. * space available on the FIFO RAM for all possible use cases.
  169. * Make sure that's true somehow and change FIFO allocation
  170. * accordingly.
  171. *
  172. * If we have Bulk or Isochronous endpoints, we want
  173. * them to be able to be very, very fast. So we're giving
  174. * those endpoints a fifo_size which is enough for 3 full
  175. * packets
  176. */
  177. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  178. tmp += mdwidth;
  179. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  180. fifo_size |= (last_fifo_depth << 16);
  181. dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
  182. dep->name, last_fifo_depth, fifo_size & 0xffff);
  183. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
  184. last_fifo_depth += (fifo_size & 0xffff);
  185. }
  186. return 0;
  187. }
  188. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  189. int status)
  190. {
  191. struct dwc3 *dwc = dep->dwc;
  192. if (req->queued) {
  193. dep->busy_slot++;
  194. /*
  195. * Skip LINK TRB. We can't use req->trb and check for
  196. * DWC3_TRBCTL_LINK_TRB because it points the TRB we
  197. * just completed (not the LINK TRB).
  198. */
  199. if (((dep->busy_slot & DWC3_TRB_MASK) ==
  200. DWC3_TRB_NUM- 1) &&
  201. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  202. dep->busy_slot++;
  203. req->queued = false;
  204. }
  205. list_del(&req->list);
  206. req->trb = NULL;
  207. dwc3_flush_cache((int)req->request.dma, req->request.length);
  208. if (req->request.status == -EINPROGRESS)
  209. req->request.status = status;
  210. if (dwc->ep0_bounced && dep->number == 0)
  211. dwc->ep0_bounced = false;
  212. else
  213. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  214. req->direction);
  215. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  216. req, dep->name, req->request.actual,
  217. req->request.length, status);
  218. spin_unlock(&dwc->lock);
  219. usb_gadget_giveback_request(&dep->endpoint, &req->request);
  220. spin_lock(&dwc->lock);
  221. }
  222. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
  223. {
  224. u32 timeout = 500;
  225. u32 reg;
  226. dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
  227. dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
  228. do {
  229. reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
  230. if (!(reg & DWC3_DGCMD_CMDACT)) {
  231. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  232. DWC3_DGCMD_STATUS(reg));
  233. return 0;
  234. }
  235. /*
  236. * We can't sleep here, because it's also called from
  237. * interrupt context.
  238. */
  239. timeout--;
  240. if (!timeout)
  241. return -ETIMEDOUT;
  242. udelay(1);
  243. } while (1);
  244. }
  245. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  246. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  247. {
  248. u32 timeout = 500;
  249. u32 reg;
  250. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  251. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  252. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  253. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  254. do {
  255. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  256. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  257. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  258. DWC3_DEPCMD_STATUS(reg));
  259. return 0;
  260. }
  261. /*
  262. * We can't sleep here, because it is also called from
  263. * interrupt context.
  264. */
  265. timeout--;
  266. if (!timeout)
  267. return -ETIMEDOUT;
  268. udelay(1);
  269. } while (1);
  270. }
  271. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  272. struct dwc3_trb *trb)
  273. {
  274. u32 offset = (char *) trb - (char *) dep->trb_pool;
  275. return dep->trb_pool_dma + offset;
  276. }
  277. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  278. {
  279. if (dep->trb_pool)
  280. return 0;
  281. if (dep->number == 0 || dep->number == 1)
  282. return 0;
  283. dep->trb_pool = dma_alloc_coherent(sizeof(struct dwc3_trb) *
  284. DWC3_TRB_NUM,
  285. (unsigned long *)&dep->trb_pool_dma);
  286. if (!dep->trb_pool) {
  287. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  288. dep->name);
  289. return -ENOMEM;
  290. }
  291. return 0;
  292. }
  293. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  294. {
  295. dma_free_coherent(dep->trb_pool);
  296. dep->trb_pool = NULL;
  297. dep->trb_pool_dma = 0;
  298. }
  299. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  300. {
  301. struct dwc3_gadget_ep_cmd_params params;
  302. u32 cmd;
  303. memset(&params, 0x00, sizeof(params));
  304. if (dep->number != 1) {
  305. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  306. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  307. if (dep->number > 1) {
  308. if (dwc->start_config_issued)
  309. return 0;
  310. dwc->start_config_issued = true;
  311. cmd |= DWC3_DEPCMD_PARAM(2);
  312. }
  313. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  314. }
  315. return 0;
  316. }
  317. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  318. const struct usb_endpoint_descriptor *desc,
  319. const struct usb_ss_ep_comp_descriptor *comp_desc,
  320. bool ignore, bool restore)
  321. {
  322. struct dwc3_gadget_ep_cmd_params params;
  323. memset(&params, 0x00, sizeof(params));
  324. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  325. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
  326. /* Burst size is only needed in SuperSpeed mode */
  327. if (dwc->gadget.speed == USB_SPEED_SUPER) {
  328. u32 burst = dep->endpoint.maxburst - 1;
  329. params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
  330. }
  331. if (ignore)
  332. params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
  333. if (restore) {
  334. params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
  335. params.param2 |= dep->saved_state;
  336. }
  337. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  338. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  339. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  340. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  341. | DWC3_DEPCFG_STREAM_EVENT_EN;
  342. dep->stream_capable = true;
  343. }
  344. if (!usb_endpoint_xfer_control(desc))
  345. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  346. /*
  347. * We are doing 1:1 mapping for endpoints, meaning
  348. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  349. * so on. We consider the direction bit as part of the physical
  350. * endpoint number. So USB endpoint 0x81 is 0x03.
  351. */
  352. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  353. /*
  354. * We must use the lower 16 TX FIFOs even though
  355. * HW might have more
  356. */
  357. if (dep->direction)
  358. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  359. if (desc->bInterval) {
  360. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  361. dep->interval = 1 << (desc->bInterval - 1);
  362. }
  363. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  364. DWC3_DEPCMD_SETEPCONFIG, &params);
  365. }
  366. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  367. {
  368. struct dwc3_gadget_ep_cmd_params params;
  369. memset(&params, 0x00, sizeof(params));
  370. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  371. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  372. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  373. }
  374. /**
  375. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  376. * @dep: endpoint to be initialized
  377. * @desc: USB Endpoint Descriptor
  378. *
  379. * Caller should take care of locking
  380. */
  381. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  382. const struct usb_endpoint_descriptor *desc,
  383. const struct usb_ss_ep_comp_descriptor *comp_desc,
  384. bool ignore, bool restore)
  385. {
  386. struct dwc3 *dwc = dep->dwc;
  387. u32 reg;
  388. int ret;
  389. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  390. if (!(dep->flags & DWC3_EP_ENABLED)) {
  391. ret = dwc3_gadget_start_config(dwc, dep);
  392. if (ret)
  393. return ret;
  394. }
  395. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
  396. restore);
  397. if (ret)
  398. return ret;
  399. if (!(dep->flags & DWC3_EP_ENABLED)) {
  400. struct dwc3_trb *trb_st_hw;
  401. struct dwc3_trb *trb_link;
  402. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  403. if (ret)
  404. return ret;
  405. dep->endpoint.desc = desc;
  406. dep->comp_desc = comp_desc;
  407. dep->type = usb_endpoint_type(desc);
  408. dep->flags |= DWC3_EP_ENABLED;
  409. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  410. reg |= DWC3_DALEPENA_EP(dep->number);
  411. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  412. if (!usb_endpoint_xfer_isoc(desc))
  413. return 0;
  414. /* Link TRB for ISOC. The HWO bit is never reset */
  415. trb_st_hw = &dep->trb_pool[0];
  416. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  417. memset(trb_link, 0, sizeof(*trb_link));
  418. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  419. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  420. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  421. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  422. }
  423. return 0;
  424. }
  425. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
  426. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  427. {
  428. struct dwc3_request *req;
  429. if (!list_empty(&dep->req_queued)) {
  430. dwc3_stop_active_transfer(dwc, dep->number, true);
  431. /* - giveback all requests to gadget driver */
  432. while (!list_empty(&dep->req_queued)) {
  433. req = next_request(&dep->req_queued);
  434. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  435. }
  436. }
  437. while (!list_empty(&dep->request_list)) {
  438. req = next_request(&dep->request_list);
  439. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  440. }
  441. }
  442. /**
  443. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  444. * @dep: the endpoint to disable
  445. *
  446. * This function also removes requests which are currently processed ny the
  447. * hardware and those which are not yet scheduled.
  448. * Caller should take care of locking.
  449. */
  450. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  451. {
  452. struct dwc3 *dwc = dep->dwc;
  453. u32 reg;
  454. dwc3_remove_requests(dwc, dep);
  455. /* make sure HW endpoint isn't stalled */
  456. if (dep->flags & DWC3_EP_STALL)
  457. __dwc3_gadget_ep_set_halt(dep, 0, false);
  458. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  459. reg &= ~DWC3_DALEPENA_EP(dep->number);
  460. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  461. dep->stream_capable = false;
  462. dep->endpoint.desc = NULL;
  463. dep->comp_desc = NULL;
  464. dep->type = 0;
  465. dep->flags = 0;
  466. return 0;
  467. }
  468. /* -------------------------------------------------------------------------- */
  469. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  470. const struct usb_endpoint_descriptor *desc)
  471. {
  472. return -EINVAL;
  473. }
  474. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  475. {
  476. return -EINVAL;
  477. }
  478. /* -------------------------------------------------------------------------- */
  479. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  480. const struct usb_endpoint_descriptor *desc)
  481. {
  482. struct dwc3_ep *dep;
  483. unsigned long flags;
  484. int ret;
  485. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  486. pr_debug("dwc3: invalid parameters\n");
  487. return -EINVAL;
  488. }
  489. if (!desc->wMaxPacketSize) {
  490. pr_debug("dwc3: missing wMaxPacketSize\n");
  491. return -EINVAL;
  492. }
  493. dep = to_dwc3_ep(ep);
  494. if (dep->flags & DWC3_EP_ENABLED) {
  495. WARN(true, "%s is already enabled\n",
  496. dep->name);
  497. return 0;
  498. }
  499. switch (usb_endpoint_type(desc)) {
  500. case USB_ENDPOINT_XFER_CONTROL:
  501. strlcat(dep->name, "-control", sizeof(dep->name));
  502. break;
  503. case USB_ENDPOINT_XFER_ISOC:
  504. strlcat(dep->name, "-isoc", sizeof(dep->name));
  505. break;
  506. case USB_ENDPOINT_XFER_BULK:
  507. strlcat(dep->name, "-bulk", sizeof(dep->name));
  508. break;
  509. case USB_ENDPOINT_XFER_INT:
  510. strlcat(dep->name, "-int", sizeof(dep->name));
  511. break;
  512. default:
  513. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  514. }
  515. spin_lock_irqsave(&dwc->lock, flags);
  516. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
  517. spin_unlock_irqrestore(&dwc->lock, flags);
  518. return ret;
  519. }
  520. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  521. {
  522. struct dwc3_ep *dep;
  523. unsigned long flags;
  524. int ret;
  525. if (!ep) {
  526. pr_debug("dwc3: invalid parameters\n");
  527. return -EINVAL;
  528. }
  529. dep = to_dwc3_ep(ep);
  530. if (!(dep->flags & DWC3_EP_ENABLED)) {
  531. WARN(true, "%s is already disabled\n",
  532. dep->name);
  533. return 0;
  534. }
  535. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  536. dep->number >> 1,
  537. (dep->number & 1) ? "in" : "out");
  538. spin_lock_irqsave(&dwc->lock, flags);
  539. ret = __dwc3_gadget_ep_disable(dep);
  540. spin_unlock_irqrestore(&dwc->lock, flags);
  541. return ret;
  542. }
  543. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  544. gfp_t gfp_flags)
  545. {
  546. struct dwc3_request *req;
  547. struct dwc3_ep *dep = to_dwc3_ep(ep);
  548. req = kzalloc(sizeof(*req), gfp_flags);
  549. if (!req)
  550. return NULL;
  551. req->epnum = dep->number;
  552. req->dep = dep;
  553. return &req->request;
  554. }
  555. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  556. struct usb_request *request)
  557. {
  558. struct dwc3_request *req = to_dwc3_request(request);
  559. kfree(req);
  560. }
  561. /**
  562. * dwc3_prepare_one_trb - setup one TRB from one request
  563. * @dep: endpoint for which this request is prepared
  564. * @req: dwc3_request pointer
  565. */
  566. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  567. struct dwc3_request *req, dma_addr_t dma,
  568. unsigned length, unsigned last, unsigned chain, unsigned node)
  569. {
  570. struct dwc3_trb *trb;
  571. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  572. dep->name, req, (unsigned long long) dma,
  573. length, last ? " last" : "",
  574. chain ? " chain" : "");
  575. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  576. if (!req->trb) {
  577. dwc3_gadget_move_request_queued(req);
  578. req->trb = trb;
  579. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  580. req->start_slot = dep->free_slot & DWC3_TRB_MASK;
  581. }
  582. dep->free_slot++;
  583. /* Skip the LINK-TRB on ISOC */
  584. if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  585. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  586. dep->free_slot++;
  587. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  588. trb->bpl = lower_32_bits(dma);
  589. trb->bph = upper_32_bits(dma);
  590. switch (usb_endpoint_type(dep->endpoint.desc)) {
  591. case USB_ENDPOINT_XFER_CONTROL:
  592. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  593. break;
  594. case USB_ENDPOINT_XFER_ISOC:
  595. if (!node)
  596. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  597. else
  598. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
  599. break;
  600. case USB_ENDPOINT_XFER_BULK:
  601. case USB_ENDPOINT_XFER_INT:
  602. trb->ctrl = DWC3_TRBCTL_NORMAL;
  603. break;
  604. default:
  605. /*
  606. * This is only possible with faulty memory because we
  607. * checked it already :)
  608. */
  609. BUG();
  610. }
  611. if (!req->request.no_interrupt && !chain)
  612. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  613. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  614. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  615. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  616. } else if (last) {
  617. trb->ctrl |= DWC3_TRB_CTRL_LST;
  618. }
  619. if (chain)
  620. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  621. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  622. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  623. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  624. dwc3_flush_cache((int)dma, length);
  625. dwc3_flush_cache((int)trb, sizeof(*trb));
  626. }
  627. /*
  628. * dwc3_prepare_trbs - setup TRBs from requests
  629. * @dep: endpoint for which requests are being prepared
  630. * @starting: true if the endpoint is idle and no requests are queued.
  631. *
  632. * The function goes through the requests list and sets up TRBs for the
  633. * transfers. The function returns once there are no more TRBs available or
  634. * it runs out of requests.
  635. */
  636. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  637. {
  638. struct dwc3_request *req, *n;
  639. u32 trbs_left;
  640. u32 max;
  641. unsigned int last_one = 0;
  642. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  643. /* the first request must not be queued */
  644. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  645. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  646. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  647. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  648. if (trbs_left > max)
  649. trbs_left = max;
  650. }
  651. /*
  652. * If busy & slot are equal than it is either full or empty. If we are
  653. * starting to process requests then we are empty. Otherwise we are
  654. * full and don't do anything
  655. */
  656. if (!trbs_left) {
  657. if (!starting)
  658. return;
  659. trbs_left = DWC3_TRB_NUM;
  660. /*
  661. * In case we start from scratch, we queue the ISOC requests
  662. * starting from slot 1. This is done because we use ring
  663. * buffer and have no LST bit to stop us. Instead, we place
  664. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  665. * after the first request so we start at slot 1 and have
  666. * 7 requests proceed before we hit the first IOC.
  667. * Other transfer types don't use the ring buffer and are
  668. * processed from the first TRB until the last one. Since we
  669. * don't wrap around we have to start at the beginning.
  670. */
  671. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  672. dep->busy_slot = 1;
  673. dep->free_slot = 1;
  674. } else {
  675. dep->busy_slot = 0;
  676. dep->free_slot = 0;
  677. }
  678. }
  679. /* The last TRB is a link TRB, not used for xfer */
  680. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  681. return;
  682. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  683. unsigned length;
  684. dma_addr_t dma;
  685. last_one = false;
  686. dma = req->request.dma;
  687. length = req->request.length;
  688. trbs_left--;
  689. if (!trbs_left)
  690. last_one = 1;
  691. /* Is this the last request? */
  692. if (list_is_last(&req->list, &dep->request_list))
  693. last_one = 1;
  694. dwc3_prepare_one_trb(dep, req, dma, length,
  695. last_one, false, 0);
  696. if (last_one)
  697. break;
  698. }
  699. }
  700. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  701. int start_new)
  702. {
  703. struct dwc3_gadget_ep_cmd_params params;
  704. struct dwc3_request *req;
  705. struct dwc3 *dwc = dep->dwc;
  706. int ret;
  707. u32 cmd;
  708. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  709. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  710. return -EBUSY;
  711. }
  712. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  713. /*
  714. * If we are getting here after a short-out-packet we don't enqueue any
  715. * new requests as we try to set the IOC bit only on the last request.
  716. */
  717. if (start_new) {
  718. if (list_empty(&dep->req_queued))
  719. dwc3_prepare_trbs(dep, start_new);
  720. /* req points to the first request which will be sent */
  721. req = next_request(&dep->req_queued);
  722. } else {
  723. dwc3_prepare_trbs(dep, start_new);
  724. /*
  725. * req points to the first request where HWO changed from 0 to 1
  726. */
  727. req = next_request(&dep->req_queued);
  728. }
  729. if (!req) {
  730. dep->flags |= DWC3_EP_PENDING_REQUEST;
  731. return 0;
  732. }
  733. memset(&params, 0, sizeof(params));
  734. if (start_new) {
  735. params.param0 = upper_32_bits(req->trb_dma);
  736. params.param1 = lower_32_bits(req->trb_dma);
  737. cmd = DWC3_DEPCMD_STARTTRANSFER;
  738. } else {
  739. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  740. }
  741. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  742. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  743. if (ret < 0) {
  744. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  745. /*
  746. * FIXME we need to iterate over the list of requests
  747. * here and stop, unmap, free and del each of the linked
  748. * requests instead of what we do now.
  749. */
  750. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  751. req->direction);
  752. list_del(&req->list);
  753. return ret;
  754. }
  755. dep->flags |= DWC3_EP_BUSY;
  756. if (start_new) {
  757. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  758. dep->number);
  759. WARN_ON_ONCE(!dep->resource_index);
  760. }
  761. return 0;
  762. }
  763. static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
  764. struct dwc3_ep *dep, u32 cur_uf)
  765. {
  766. u32 uf;
  767. if (list_empty(&dep->request_list)) {
  768. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  769. dep->name);
  770. dep->flags |= DWC3_EP_PENDING_REQUEST;
  771. return;
  772. }
  773. /* 4 micro frames in the future */
  774. uf = cur_uf + dep->interval * 4;
  775. __dwc3_gadget_kick_transfer(dep, uf, 1);
  776. }
  777. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  778. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  779. {
  780. u32 cur_uf, mask;
  781. mask = ~(dep->interval - 1);
  782. cur_uf = event->parameters & mask;
  783. __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
  784. }
  785. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  786. {
  787. struct dwc3 *dwc = dep->dwc;
  788. int ret;
  789. req->request.actual = 0;
  790. req->request.status = -EINPROGRESS;
  791. req->direction = dep->direction;
  792. req->epnum = dep->number;
  793. /*
  794. * We only add to our list of requests now and
  795. * start consuming the list once we get XferNotReady
  796. * IRQ.
  797. *
  798. * That way, we avoid doing anything that we don't need
  799. * to do now and defer it until the point we receive a
  800. * particular token from the Host side.
  801. *
  802. * This will also avoid Host cancelling URBs due to too
  803. * many NAKs.
  804. */
  805. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  806. dep->direction);
  807. if (ret)
  808. return ret;
  809. list_add_tail(&req->list, &dep->request_list);
  810. /*
  811. * There are a few special cases:
  812. *
  813. * 1. XferNotReady with empty list of requests. We need to kick the
  814. * transfer here in that situation, otherwise we will be NAKing
  815. * forever. If we get XferNotReady before gadget driver has a
  816. * chance to queue a request, we will ACK the IRQ but won't be
  817. * able to receive the data until the next request is queued.
  818. * The following code is handling exactly that.
  819. *
  820. */
  821. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  822. /*
  823. * If xfernotready is already elapsed and it is a case
  824. * of isoc transfer, then issue END TRANSFER, so that
  825. * you can receive xfernotready again and can have
  826. * notion of current microframe.
  827. */
  828. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  829. if (list_empty(&dep->req_queued)) {
  830. dwc3_stop_active_transfer(dwc, dep->number, true);
  831. dep->flags = DWC3_EP_ENABLED;
  832. }
  833. return 0;
  834. }
  835. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  836. if (ret && ret != -EBUSY)
  837. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  838. dep->name);
  839. return ret;
  840. }
  841. /*
  842. * 2. XferInProgress on Isoc EP with an active transfer. We need to
  843. * kick the transfer here after queuing a request, otherwise the
  844. * core may not see the modified TRB(s).
  845. */
  846. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  847. (dep->flags & DWC3_EP_BUSY) &&
  848. !(dep->flags & DWC3_EP_MISSED_ISOC)) {
  849. WARN_ON_ONCE(!dep->resource_index);
  850. ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
  851. false);
  852. if (ret && ret != -EBUSY)
  853. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  854. dep->name);
  855. return ret;
  856. }
  857. /*
  858. * 4. Stream Capable Bulk Endpoints. We need to start the transfer
  859. * right away, otherwise host will not know we have streams to be
  860. * handled.
  861. */
  862. if (dep->stream_capable) {
  863. int ret;
  864. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  865. if (ret && ret != -EBUSY) {
  866. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  867. dep->name);
  868. }
  869. }
  870. return 0;
  871. }
  872. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  873. gfp_t gfp_flags)
  874. {
  875. struct dwc3_request *req = to_dwc3_request(request);
  876. struct dwc3_ep *dep = to_dwc3_ep(ep);
  877. unsigned long flags;
  878. int ret;
  879. spin_lock_irqsave(&dwc->lock, flags);
  880. if (!dep->endpoint.desc) {
  881. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  882. request, ep->name);
  883. ret = -ESHUTDOWN;
  884. goto out;
  885. }
  886. if (req->dep != dep) {
  887. WARN(true, "request %p belongs to '%s'\n",
  888. request, req->dep->name);
  889. ret = -EINVAL;
  890. goto out;
  891. }
  892. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  893. request, ep->name, request->length);
  894. ret = __dwc3_gadget_ep_queue(dep, req);
  895. out:
  896. spin_unlock_irqrestore(&dwc->lock, flags);
  897. return ret;
  898. }
  899. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  900. struct usb_request *request)
  901. {
  902. struct dwc3_request *req = to_dwc3_request(request);
  903. struct dwc3_request *r = NULL;
  904. struct dwc3_ep *dep = to_dwc3_ep(ep);
  905. struct dwc3 *dwc = dep->dwc;
  906. unsigned long flags;
  907. int ret = 0;
  908. spin_lock_irqsave(&dwc->lock, flags);
  909. list_for_each_entry(r, &dep->request_list, list) {
  910. if (r == req)
  911. break;
  912. }
  913. if (r != req) {
  914. list_for_each_entry(r, &dep->req_queued, list) {
  915. if (r == req)
  916. break;
  917. }
  918. if (r == req) {
  919. /* wait until it is processed */
  920. dwc3_stop_active_transfer(dwc, dep->number, true);
  921. goto out1;
  922. }
  923. dev_err(dwc->dev, "request %p was not queued to %s\n",
  924. request, ep->name);
  925. ret = -EINVAL;
  926. goto out0;
  927. }
  928. out1:
  929. /* giveback the request */
  930. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  931. out0:
  932. spin_unlock_irqrestore(&dwc->lock, flags);
  933. return ret;
  934. }
  935. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
  936. {
  937. struct dwc3_gadget_ep_cmd_params params;
  938. struct dwc3 *dwc = dep->dwc;
  939. int ret;
  940. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  941. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  942. return -EINVAL;
  943. }
  944. memset(&params, 0x00, sizeof(params));
  945. if (value) {
  946. if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
  947. (!list_empty(&dep->req_queued) ||
  948. !list_empty(&dep->request_list)))) {
  949. dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
  950. dep->name);
  951. return -EAGAIN;
  952. }
  953. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  954. DWC3_DEPCMD_SETSTALL, &params);
  955. if (ret)
  956. dev_err(dwc->dev, "failed to set STALL on %s\n",
  957. dep->name);
  958. else
  959. dep->flags |= DWC3_EP_STALL;
  960. } else {
  961. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  962. DWC3_DEPCMD_CLEARSTALL, &params);
  963. if (ret)
  964. dev_err(dwc->dev, "failed to clear STALL on %s\n",
  965. dep->name);
  966. else
  967. dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
  968. }
  969. return ret;
  970. }
  971. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  972. {
  973. struct dwc3_ep *dep = to_dwc3_ep(ep);
  974. unsigned long flags;
  975. int ret;
  976. spin_lock_irqsave(&dwc->lock, flags);
  977. ret = __dwc3_gadget_ep_set_halt(dep, value, false);
  978. spin_unlock_irqrestore(&dwc->lock, flags);
  979. return ret;
  980. }
  981. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  982. {
  983. struct dwc3_ep *dep = to_dwc3_ep(ep);
  984. unsigned long flags;
  985. int ret;
  986. spin_lock_irqsave(&dwc->lock, flags);
  987. dep->flags |= DWC3_EP_WEDGE;
  988. if (dep->number == 0 || dep->number == 1)
  989. ret = __dwc3_gadget_ep0_set_halt(ep, 1);
  990. else
  991. ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
  992. spin_unlock_irqrestore(&dwc->lock, flags);
  993. return ret;
  994. }
  995. /* -------------------------------------------------------------------------- */
  996. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  997. .bLength = USB_DT_ENDPOINT_SIZE,
  998. .bDescriptorType = USB_DT_ENDPOINT,
  999. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  1000. };
  1001. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  1002. .enable = dwc3_gadget_ep0_enable,
  1003. .disable = dwc3_gadget_ep0_disable,
  1004. .alloc_request = dwc3_gadget_ep_alloc_request,
  1005. .free_request = dwc3_gadget_ep_free_request,
  1006. .queue = dwc3_gadget_ep0_queue,
  1007. .dequeue = dwc3_gadget_ep_dequeue,
  1008. .set_halt = dwc3_gadget_ep0_set_halt,
  1009. .set_wedge = dwc3_gadget_ep_set_wedge,
  1010. };
  1011. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  1012. .enable = dwc3_gadget_ep_enable,
  1013. .disable = dwc3_gadget_ep_disable,
  1014. .alloc_request = dwc3_gadget_ep_alloc_request,
  1015. .free_request = dwc3_gadget_ep_free_request,
  1016. .queue = dwc3_gadget_ep_queue,
  1017. .dequeue = dwc3_gadget_ep_dequeue,
  1018. .set_halt = dwc3_gadget_ep_set_halt,
  1019. .set_wedge = dwc3_gadget_ep_set_wedge,
  1020. };
  1021. /* -------------------------------------------------------------------------- */
  1022. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1023. {
  1024. struct dwc3 *dwc = gadget_to_dwc(g);
  1025. u32 reg;
  1026. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1027. return DWC3_DSTS_SOFFN(reg);
  1028. }
  1029. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1030. {
  1031. struct dwc3 *dwc = gadget_to_dwc(g);
  1032. unsigned long timeout;
  1033. unsigned long flags;
  1034. u32 reg;
  1035. int ret = 0;
  1036. u8 link_state;
  1037. u8 speed;
  1038. spin_lock_irqsave(&dwc->lock, flags);
  1039. /*
  1040. * According to the Databook Remote wakeup request should
  1041. * be issued only when the device is in early suspend state.
  1042. *
  1043. * We can check that via USB Link State bits in DSTS register.
  1044. */
  1045. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1046. speed = reg & DWC3_DSTS_CONNECTSPD;
  1047. if (speed == DWC3_DSTS_SUPERSPEED) {
  1048. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  1049. ret = -EINVAL;
  1050. goto out;
  1051. }
  1052. link_state = DWC3_DSTS_USBLNKST(reg);
  1053. switch (link_state) {
  1054. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1055. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1056. break;
  1057. default:
  1058. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1059. link_state);
  1060. ret = -EINVAL;
  1061. goto out;
  1062. }
  1063. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1064. if (ret < 0) {
  1065. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1066. goto out;
  1067. }
  1068. /* Recent versions do this automatically */
  1069. if (dwc->revision < DWC3_REVISION_194A) {
  1070. /* write zeroes to Link Change Request */
  1071. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1072. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1073. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1074. }
  1075. /* poll until Link State changes to ON */
  1076. timeout = 1000;
  1077. while (timeout--) {
  1078. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1079. /* in HS, means ON */
  1080. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1081. break;
  1082. }
  1083. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1084. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1085. ret = -EINVAL;
  1086. }
  1087. out:
  1088. spin_unlock_irqrestore(&dwc->lock, flags);
  1089. return ret;
  1090. }
  1091. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1092. int is_selfpowered)
  1093. {
  1094. struct dwc3 *dwc = gadget_to_dwc(g);
  1095. unsigned long flags;
  1096. spin_lock_irqsave(&dwc->lock, flags);
  1097. dwc->is_selfpowered = !!is_selfpowered;
  1098. spin_unlock_irqrestore(&dwc->lock, flags);
  1099. return 0;
  1100. }
  1101. static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
  1102. {
  1103. u32 reg;
  1104. u32 timeout = 500;
  1105. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1106. if (is_on) {
  1107. if (dwc->revision <= DWC3_REVISION_187A) {
  1108. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1109. reg |= DWC3_DCTL_TRGTULST_RX_DET;
  1110. }
  1111. if (dwc->revision >= DWC3_REVISION_194A)
  1112. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1113. reg |= DWC3_DCTL_RUN_STOP;
  1114. if (dwc->has_hibernation)
  1115. reg |= DWC3_DCTL_KEEP_CONNECT;
  1116. dwc->pullups_connected = true;
  1117. } else {
  1118. reg &= ~DWC3_DCTL_RUN_STOP;
  1119. if (dwc->has_hibernation && !suspend)
  1120. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1121. dwc->pullups_connected = false;
  1122. }
  1123. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1124. do {
  1125. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1126. if (is_on) {
  1127. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1128. break;
  1129. } else {
  1130. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1131. break;
  1132. }
  1133. timeout--;
  1134. if (!timeout)
  1135. return -ETIMEDOUT;
  1136. udelay(1);
  1137. } while (1);
  1138. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  1139. dwc->gadget_driver
  1140. ? dwc->gadget_driver->function : "no-function",
  1141. is_on ? "connect" : "disconnect");
  1142. return 0;
  1143. }
  1144. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1145. {
  1146. struct dwc3 *dwc = gadget_to_dwc(g);
  1147. unsigned long flags;
  1148. int ret;
  1149. is_on = !!is_on;
  1150. spin_lock_irqsave(&dwc->lock, flags);
  1151. ret = dwc3_gadget_run_stop(dwc, is_on, false);
  1152. spin_unlock_irqrestore(&dwc->lock, flags);
  1153. return ret;
  1154. }
  1155. static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
  1156. {
  1157. u32 reg;
  1158. /* Enable all but Start and End of Frame IRQs */
  1159. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1160. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1161. DWC3_DEVTEN_CMDCMPLTEN |
  1162. DWC3_DEVTEN_ERRTICERREN |
  1163. DWC3_DEVTEN_WKUPEVTEN |
  1164. DWC3_DEVTEN_ULSTCNGEN |
  1165. DWC3_DEVTEN_CONNECTDONEEN |
  1166. DWC3_DEVTEN_USBRSTEN |
  1167. DWC3_DEVTEN_DISCONNEVTEN);
  1168. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1169. }
  1170. static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
  1171. {
  1172. /* mask all interrupts */
  1173. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1174. }
  1175. static int dwc3_gadget_start(struct usb_gadget *g,
  1176. struct usb_gadget_driver *driver)
  1177. {
  1178. struct dwc3 *dwc = gadget_to_dwc(g);
  1179. struct dwc3_ep *dep;
  1180. unsigned long flags;
  1181. int ret = 0;
  1182. u32 reg;
  1183. spin_lock_irqsave(&dwc->lock, flags);
  1184. if (dwc->gadget_driver) {
  1185. dev_err(dwc->dev, "%s is already bound to %s\n",
  1186. dwc->gadget.name,
  1187. dwc->gadget_driver->function);
  1188. ret = -EBUSY;
  1189. goto err1;
  1190. }
  1191. dwc->gadget_driver = driver;
  1192. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1193. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1194. /**
  1195. * WORKAROUND: DWC3 revision < 2.20a have an issue
  1196. * which would cause metastability state on Run/Stop
  1197. * bit if we try to force the IP to USB2-only mode.
  1198. *
  1199. * Because of that, we cannot configure the IP to any
  1200. * speed other than the SuperSpeed
  1201. *
  1202. * Refers to:
  1203. *
  1204. * STAR#9000525659: Clock Domain Crossing on DCTL in
  1205. * USB 2.0 Mode
  1206. */
  1207. if (dwc->revision < DWC3_REVISION_220A) {
  1208. reg |= DWC3_DCFG_SUPERSPEED;
  1209. } else {
  1210. switch (dwc->maximum_speed) {
  1211. case USB_SPEED_LOW:
  1212. reg |= DWC3_DSTS_LOWSPEED;
  1213. break;
  1214. case USB_SPEED_FULL:
  1215. reg |= DWC3_DSTS_FULLSPEED1;
  1216. break;
  1217. case USB_SPEED_HIGH:
  1218. reg |= DWC3_DSTS_HIGHSPEED;
  1219. break;
  1220. case USB_SPEED_SUPER: /* FALLTHROUGH */
  1221. case USB_SPEED_UNKNOWN: /* FALTHROUGH */
  1222. default:
  1223. reg |= DWC3_DSTS_SUPERSPEED;
  1224. }
  1225. }
  1226. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1227. dwc->start_config_issued = false;
  1228. /* Start with SuperSpeed Default */
  1229. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1230. dep = dwc->eps[0];
  1231. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1232. false);
  1233. if (ret) {
  1234. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1235. goto err2;
  1236. }
  1237. dep = dwc->eps[1];
  1238. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1239. false);
  1240. if (ret) {
  1241. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1242. goto err3;
  1243. }
  1244. /* begin to receive SETUP packets */
  1245. dwc->ep0state = EP0_SETUP_PHASE;
  1246. dwc3_ep0_out_start(dwc);
  1247. dwc3_gadget_enable_irq(dwc);
  1248. spin_unlock_irqrestore(&dwc->lock, flags);
  1249. return 0;
  1250. err3:
  1251. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1252. err2:
  1253. dwc->gadget_driver = NULL;
  1254. err1:
  1255. spin_unlock_irqrestore(&dwc->lock, flags);
  1256. return ret;
  1257. }
  1258. static int dwc3_gadget_stop(struct usb_gadget *g)
  1259. {
  1260. struct dwc3 *dwc = gadget_to_dwc(g);
  1261. unsigned long flags;
  1262. spin_lock_irqsave(&dwc->lock, flags);
  1263. dwc3_gadget_disable_irq(dwc);
  1264. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1265. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1266. dwc->gadget_driver = NULL;
  1267. spin_unlock_irqrestore(&dwc->lock, flags);
  1268. return 0;
  1269. }
  1270. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1271. .get_frame = dwc3_gadget_get_frame,
  1272. .wakeup = dwc3_gadget_wakeup,
  1273. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1274. .pullup = dwc3_gadget_pullup,
  1275. .udc_start = dwc3_gadget_start,
  1276. .udc_stop = dwc3_gadget_stop,
  1277. };
  1278. /* -------------------------------------------------------------------------- */
  1279. static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
  1280. u8 num, u32 direction)
  1281. {
  1282. struct dwc3_ep *dep;
  1283. u8 i;
  1284. for (i = 0; i < num; i++) {
  1285. u8 epnum = (i << 1) | (!!direction);
  1286. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1287. if (!dep)
  1288. return -ENOMEM;
  1289. dep->dwc = dwc;
  1290. dep->number = epnum;
  1291. dep->direction = !!direction;
  1292. dwc->eps[epnum] = dep;
  1293. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1294. (epnum & 1) ? "in" : "out");
  1295. dep->endpoint.name = dep->name;
  1296. dev_vdbg(dwc->dev, "initializing %s\n", dep->name);
  1297. if (epnum == 0 || epnum == 1) {
  1298. usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
  1299. dep->endpoint.maxburst = 1;
  1300. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1301. if (!epnum)
  1302. dwc->gadget.ep0 = &dep->endpoint;
  1303. } else {
  1304. int ret;
  1305. usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
  1306. dep->endpoint.max_streams = 15;
  1307. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1308. list_add_tail(&dep->endpoint.ep_list,
  1309. &dwc->gadget.ep_list);
  1310. ret = dwc3_alloc_trb_pool(dep);
  1311. if (ret)
  1312. return ret;
  1313. }
  1314. INIT_LIST_HEAD(&dep->request_list);
  1315. INIT_LIST_HEAD(&dep->req_queued);
  1316. }
  1317. return 0;
  1318. }
  1319. static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1320. {
  1321. int ret;
  1322. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1323. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
  1324. if (ret < 0) {
  1325. dev_vdbg(dwc->dev, "failed to allocate OUT endpoints\n");
  1326. return ret;
  1327. }
  1328. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
  1329. if (ret < 0) {
  1330. dev_vdbg(dwc->dev, "failed to allocate IN endpoints\n");
  1331. return ret;
  1332. }
  1333. return 0;
  1334. }
  1335. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1336. {
  1337. struct dwc3_ep *dep;
  1338. u8 epnum;
  1339. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1340. dep = dwc->eps[epnum];
  1341. if (!dep)
  1342. continue;
  1343. /*
  1344. * Physical endpoints 0 and 1 are special; they form the
  1345. * bi-directional USB endpoint 0.
  1346. *
  1347. * For those two physical endpoints, we don't allocate a TRB
  1348. * pool nor do we add them the endpoints list. Due to that, we
  1349. * shouldn't do these two operations otherwise we would end up
  1350. * with all sorts of bugs when removing dwc3.ko.
  1351. */
  1352. if (epnum != 0 && epnum != 1) {
  1353. dwc3_free_trb_pool(dep);
  1354. list_del(&dep->endpoint.ep_list);
  1355. }
  1356. kfree(dep);
  1357. }
  1358. }
  1359. /* -------------------------------------------------------------------------- */
  1360. static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1361. struct dwc3_request *req, struct dwc3_trb *trb,
  1362. const struct dwc3_event_depevt *event, int status)
  1363. {
  1364. unsigned int count;
  1365. unsigned int s_pkt = 0;
  1366. unsigned int trb_status;
  1367. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1368. /*
  1369. * We continue despite the error. There is not much we
  1370. * can do. If we don't clean it up we loop forever. If
  1371. * we skip the TRB then it gets overwritten after a
  1372. * while since we use them in a ring buffer. A BUG()
  1373. * would help. Lets hope that if this occurs, someone
  1374. * fixes the root cause instead of looking away :)
  1375. */
  1376. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1377. dep->name, trb);
  1378. count = trb->size & DWC3_TRB_SIZE_MASK;
  1379. if (dep->direction) {
  1380. if (count) {
  1381. trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  1382. if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
  1383. dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
  1384. dep->name);
  1385. /*
  1386. * If missed isoc occurred and there is
  1387. * no request queued then issue END
  1388. * TRANSFER, so that core generates
  1389. * next xfernotready and we will issue
  1390. * a fresh START TRANSFER.
  1391. * If there are still queued request
  1392. * then wait, do not issue either END
  1393. * or UPDATE TRANSFER, just attach next
  1394. * request in request_list during
  1395. * giveback.If any future queued request
  1396. * is successfully transferred then we
  1397. * will issue UPDATE TRANSFER for all
  1398. * request in the request_list.
  1399. */
  1400. dep->flags |= DWC3_EP_MISSED_ISOC;
  1401. } else {
  1402. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1403. dep->name);
  1404. status = -ECONNRESET;
  1405. }
  1406. } else {
  1407. dep->flags &= ~DWC3_EP_MISSED_ISOC;
  1408. }
  1409. } else {
  1410. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1411. s_pkt = 1;
  1412. }
  1413. /*
  1414. * We assume here we will always receive the entire data block
  1415. * which we should receive. Meaning, if we program RX to
  1416. * receive 4K but we receive only 2K, we assume that's all we
  1417. * should receive and we simply bounce the request back to the
  1418. * gadget driver for further processing.
  1419. */
  1420. req->request.actual += req->request.length - count;
  1421. if (s_pkt)
  1422. return 1;
  1423. if ((event->status & DEPEVT_STATUS_LST) &&
  1424. (trb->ctrl & (DWC3_TRB_CTRL_LST |
  1425. DWC3_TRB_CTRL_HWO)))
  1426. return 1;
  1427. if ((event->status & DEPEVT_STATUS_IOC) &&
  1428. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1429. return 1;
  1430. return 0;
  1431. }
  1432. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1433. const struct dwc3_event_depevt *event, int status)
  1434. {
  1435. struct dwc3_request *req;
  1436. struct dwc3_trb *trb;
  1437. unsigned int slot;
  1438. int ret;
  1439. do {
  1440. req = next_request(&dep->req_queued);
  1441. if (!req) {
  1442. WARN_ON_ONCE(1);
  1443. return 1;
  1444. }
  1445. slot = req->start_slot;
  1446. if ((slot == DWC3_TRB_NUM - 1) &&
  1447. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  1448. slot++;
  1449. slot %= DWC3_TRB_NUM;
  1450. trb = &dep->trb_pool[slot];
  1451. dwc3_flush_cache((int)trb, sizeof(*trb));
  1452. ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
  1453. event, status);
  1454. if (ret)
  1455. break;
  1456. dwc3_gadget_giveback(dep, req, status);
  1457. if (ret)
  1458. break;
  1459. } while (1);
  1460. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  1461. list_empty(&dep->req_queued)) {
  1462. if (list_empty(&dep->request_list)) {
  1463. /*
  1464. * If there is no entry in request list then do
  1465. * not issue END TRANSFER now. Just set PENDING
  1466. * flag, so that END TRANSFER is issued when an
  1467. * entry is added into request list.
  1468. */
  1469. dep->flags = DWC3_EP_PENDING_REQUEST;
  1470. } else {
  1471. dwc3_stop_active_transfer(dwc, dep->number, true);
  1472. dep->flags = DWC3_EP_ENABLED;
  1473. }
  1474. return 1;
  1475. }
  1476. return 1;
  1477. }
  1478. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1479. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1480. {
  1481. unsigned status = 0;
  1482. int clean_busy;
  1483. if (event->status & DEPEVT_STATUS_BUSERR)
  1484. status = -ECONNRESET;
  1485. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1486. if (clean_busy)
  1487. dep->flags &= ~DWC3_EP_BUSY;
  1488. /*
  1489. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1490. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1491. */
  1492. if (dwc->revision < DWC3_REVISION_183A) {
  1493. u32 reg;
  1494. int i;
  1495. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1496. dep = dwc->eps[i];
  1497. if (!(dep->flags & DWC3_EP_ENABLED))
  1498. continue;
  1499. if (!list_empty(&dep->req_queued))
  1500. return;
  1501. }
  1502. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1503. reg |= dwc->u1u2;
  1504. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1505. dwc->u1u2 = 0;
  1506. }
  1507. }
  1508. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1509. const struct dwc3_event_depevt *event)
  1510. {
  1511. struct dwc3_ep *dep;
  1512. u8 epnum = event->endpoint_number;
  1513. dep = dwc->eps[epnum];
  1514. if (!(dep->flags & DWC3_EP_ENABLED))
  1515. return;
  1516. if (epnum == 0 || epnum == 1) {
  1517. dwc3_ep0_interrupt(dwc, event);
  1518. return;
  1519. }
  1520. switch (event->endpoint_event) {
  1521. case DWC3_DEPEVT_XFERCOMPLETE:
  1522. dep->resource_index = 0;
  1523. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1524. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1525. dep->name);
  1526. return;
  1527. }
  1528. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1529. break;
  1530. case DWC3_DEPEVT_XFERINPROGRESS:
  1531. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1532. break;
  1533. case DWC3_DEPEVT_XFERNOTREADY:
  1534. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1535. dwc3_gadget_start_isoc(dwc, dep, event);
  1536. } else {
  1537. int ret;
  1538. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1539. dep->name, event->status &
  1540. DEPEVT_STATUS_TRANSFER_ACTIVE
  1541. ? "Transfer Active"
  1542. : "Transfer Not Active");
  1543. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1544. if (!ret || ret == -EBUSY)
  1545. return;
  1546. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1547. dep->name);
  1548. }
  1549. break;
  1550. case DWC3_DEPEVT_STREAMEVT:
  1551. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1552. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1553. dep->name);
  1554. return;
  1555. }
  1556. switch (event->status) {
  1557. case DEPEVT_STREAMEVT_FOUND:
  1558. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1559. event->parameters);
  1560. break;
  1561. case DEPEVT_STREAMEVT_NOTFOUND:
  1562. /* FALLTHROUGH */
  1563. default:
  1564. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1565. }
  1566. break;
  1567. case DWC3_DEPEVT_RXTXFIFOEVT:
  1568. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1569. break;
  1570. case DWC3_DEPEVT_EPCMDCMPLT:
  1571. dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
  1572. break;
  1573. }
  1574. }
  1575. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1576. {
  1577. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1578. spin_unlock(&dwc->lock);
  1579. dwc->gadget_driver->disconnect(&dwc->gadget);
  1580. spin_lock(&dwc->lock);
  1581. }
  1582. }
  1583. static void dwc3_suspend_gadget(struct dwc3 *dwc)
  1584. {
  1585. if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
  1586. spin_unlock(&dwc->lock);
  1587. dwc->gadget_driver->suspend(&dwc->gadget);
  1588. spin_lock(&dwc->lock);
  1589. }
  1590. }
  1591. static void dwc3_resume_gadget(struct dwc3 *dwc)
  1592. {
  1593. if (dwc->gadget_driver && dwc->gadget_driver->resume) {
  1594. spin_unlock(&dwc->lock);
  1595. dwc->gadget_driver->resume(&dwc->gadget);
  1596. }
  1597. }
  1598. static void dwc3_reset_gadget(struct dwc3 *dwc)
  1599. {
  1600. if (!dwc->gadget_driver)
  1601. return;
  1602. if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
  1603. spin_unlock(&dwc->lock);
  1604. usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
  1605. spin_lock(&dwc->lock);
  1606. }
  1607. }
  1608. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
  1609. {
  1610. struct dwc3_ep *dep;
  1611. struct dwc3_gadget_ep_cmd_params params;
  1612. u32 cmd;
  1613. int ret;
  1614. dep = dwc->eps[epnum];
  1615. if (!dep->resource_index)
  1616. return;
  1617. /*
  1618. * NOTICE: We are violating what the Databook says about the
  1619. * EndTransfer command. Ideally we would _always_ wait for the
  1620. * EndTransfer Command Completion IRQ, but that's causing too
  1621. * much trouble synchronizing between us and gadget driver.
  1622. *
  1623. * We have discussed this with the IP Provider and it was
  1624. * suggested to giveback all requests here, but give HW some
  1625. * extra time to synchronize with the interconnect. We're using
  1626. * an arbitraty 100us delay for that.
  1627. *
  1628. * Note also that a similar handling was tested by Synopsys
  1629. * (thanks a lot Paul) and nothing bad has come out of it.
  1630. * In short, what we're doing is:
  1631. *
  1632. * - Issue EndTransfer WITH CMDIOC bit set
  1633. * - Wait 100us
  1634. */
  1635. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1636. cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
  1637. cmd |= DWC3_DEPCMD_CMDIOC;
  1638. cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
  1639. memset(&params, 0, sizeof(params));
  1640. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1641. WARN_ON_ONCE(ret);
  1642. dep->resource_index = 0;
  1643. dep->flags &= ~DWC3_EP_BUSY;
  1644. udelay(100);
  1645. }
  1646. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1647. {
  1648. u32 epnum;
  1649. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1650. struct dwc3_ep *dep;
  1651. dep = dwc->eps[epnum];
  1652. if (!dep)
  1653. continue;
  1654. if (!(dep->flags & DWC3_EP_ENABLED))
  1655. continue;
  1656. dwc3_remove_requests(dwc, dep);
  1657. }
  1658. }
  1659. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1660. {
  1661. u32 epnum;
  1662. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1663. struct dwc3_ep *dep;
  1664. struct dwc3_gadget_ep_cmd_params params;
  1665. int ret;
  1666. dep = dwc->eps[epnum];
  1667. if (!dep)
  1668. continue;
  1669. if (!(dep->flags & DWC3_EP_STALL))
  1670. continue;
  1671. dep->flags &= ~DWC3_EP_STALL;
  1672. memset(&params, 0, sizeof(params));
  1673. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1674. DWC3_DEPCMD_CLEARSTALL, &params);
  1675. WARN_ON_ONCE(ret);
  1676. }
  1677. }
  1678. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1679. {
  1680. int reg;
  1681. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1682. reg &= ~DWC3_DCTL_INITU1ENA;
  1683. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1684. reg &= ~DWC3_DCTL_INITU2ENA;
  1685. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1686. dwc3_disconnect_gadget(dwc);
  1687. dwc->start_config_issued = false;
  1688. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1689. dwc->setup_packet_pending = false;
  1690. usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
  1691. }
  1692. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1693. {
  1694. u32 reg;
  1695. /*
  1696. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1697. * would cause a missing Disconnect Event if there's a
  1698. * pending Setup Packet in the FIFO.
  1699. *
  1700. * There's no suggested workaround on the official Bug
  1701. * report, which states that "unless the driver/application
  1702. * is doing any special handling of a disconnect event,
  1703. * there is no functional issue".
  1704. *
  1705. * Unfortunately, it turns out that we _do_ some special
  1706. * handling of a disconnect event, namely complete all
  1707. * pending transfers, notify gadget driver of the
  1708. * disconnection, and so on.
  1709. *
  1710. * Our suggested workaround is to follow the Disconnect
  1711. * Event steps here, instead, based on a setup_packet_pending
  1712. * flag. Such flag gets set whenever we have a XferNotReady
  1713. * event on EP0 and gets cleared on XferComplete for the
  1714. * same endpoint.
  1715. *
  1716. * Refers to:
  1717. *
  1718. * STAR#9000466709: RTL: Device : Disconnect event not
  1719. * generated if setup packet pending in FIFO
  1720. */
  1721. if (dwc->revision < DWC3_REVISION_188A) {
  1722. if (dwc->setup_packet_pending)
  1723. dwc3_gadget_disconnect_interrupt(dwc);
  1724. }
  1725. dwc3_reset_gadget(dwc);
  1726. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1727. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1728. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1729. dwc->test_mode = false;
  1730. dwc3_stop_active_transfers(dwc);
  1731. dwc3_clear_stall_all_ep(dwc);
  1732. dwc->start_config_issued = false;
  1733. /* Reset device address to zero */
  1734. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1735. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1736. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1737. }
  1738. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1739. {
  1740. u32 reg;
  1741. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1742. /*
  1743. * We change the clock only at SS but I dunno why I would want to do
  1744. * this. Maybe it becomes part of the power saving plan.
  1745. */
  1746. if (speed != DWC3_DSTS_SUPERSPEED)
  1747. return;
  1748. /*
  1749. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1750. * each time on Connect Done.
  1751. */
  1752. if (!usb30_clock)
  1753. return;
  1754. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1755. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1756. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1757. }
  1758. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1759. {
  1760. struct dwc3_ep *dep;
  1761. int ret;
  1762. u32 reg;
  1763. u8 speed;
  1764. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1765. speed = reg & DWC3_DSTS_CONNECTSPD;
  1766. dwc->speed = speed;
  1767. dwc3_update_ram_clk_sel(dwc, speed);
  1768. switch (speed) {
  1769. case DWC3_DCFG_SUPERSPEED:
  1770. /*
  1771. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1772. * would cause a missing USB3 Reset event.
  1773. *
  1774. * In such situations, we should force a USB3 Reset
  1775. * event by calling our dwc3_gadget_reset_interrupt()
  1776. * routine.
  1777. *
  1778. * Refers to:
  1779. *
  1780. * STAR#9000483510: RTL: SS : USB3 reset event may
  1781. * not be generated always when the link enters poll
  1782. */
  1783. if (dwc->revision < DWC3_REVISION_190A)
  1784. dwc3_gadget_reset_interrupt(dwc);
  1785. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1786. dwc->gadget.ep0->maxpacket = 512;
  1787. dwc->gadget.speed = USB_SPEED_SUPER;
  1788. break;
  1789. case DWC3_DCFG_HIGHSPEED:
  1790. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1791. dwc->gadget.ep0->maxpacket = 64;
  1792. dwc->gadget.speed = USB_SPEED_HIGH;
  1793. break;
  1794. case DWC3_DCFG_FULLSPEED2:
  1795. case DWC3_DCFG_FULLSPEED1:
  1796. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1797. dwc->gadget.ep0->maxpacket = 64;
  1798. dwc->gadget.speed = USB_SPEED_FULL;
  1799. break;
  1800. case DWC3_DCFG_LOWSPEED:
  1801. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1802. dwc->gadget.ep0->maxpacket = 8;
  1803. dwc->gadget.speed = USB_SPEED_LOW;
  1804. break;
  1805. }
  1806. /* Enable USB2 LPM Capability */
  1807. if ((dwc->revision > DWC3_REVISION_194A)
  1808. && (speed != DWC3_DCFG_SUPERSPEED)) {
  1809. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1810. reg |= DWC3_DCFG_LPM_CAP;
  1811. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1812. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1813. reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
  1814. reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
  1815. /*
  1816. * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
  1817. * DCFG.LPMCap is set, core responses with an ACK and the
  1818. * BESL value in the LPM token is less than or equal to LPM
  1819. * NYET threshold.
  1820. */
  1821. if (dwc->revision < DWC3_REVISION_240A && dwc->has_lpm_erratum)
  1822. WARN(true, "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
  1823. if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
  1824. reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
  1825. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1826. } else {
  1827. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1828. reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
  1829. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1830. }
  1831. dep = dwc->eps[0];
  1832. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  1833. false);
  1834. if (ret) {
  1835. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1836. return;
  1837. }
  1838. dep = dwc->eps[1];
  1839. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  1840. false);
  1841. if (ret) {
  1842. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1843. return;
  1844. }
  1845. /*
  1846. * Configure PHY via GUSB3PIPECTLn if required.
  1847. *
  1848. * Update GTXFIFOSIZn
  1849. *
  1850. * In both cases reset values should be sufficient.
  1851. */
  1852. }
  1853. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1854. {
  1855. /*
  1856. * TODO take core out of low power mode when that's
  1857. * implemented.
  1858. */
  1859. dwc->gadget_driver->resume(&dwc->gadget);
  1860. }
  1861. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1862. unsigned int evtinfo)
  1863. {
  1864. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1865. unsigned int pwropt;
  1866. /*
  1867. * WORKAROUND: DWC3 < 2.50a have an issue when configured without
  1868. * Hibernation mode enabled which would show up when device detects
  1869. * host-initiated U3 exit.
  1870. *
  1871. * In that case, device will generate a Link State Change Interrupt
  1872. * from U3 to RESUME which is only necessary if Hibernation is
  1873. * configured in.
  1874. *
  1875. * There are no functional changes due to such spurious event and we
  1876. * just need to ignore it.
  1877. *
  1878. * Refers to:
  1879. *
  1880. * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
  1881. * operational mode
  1882. */
  1883. pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
  1884. if ((dwc->revision < DWC3_REVISION_250A) &&
  1885. (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
  1886. if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
  1887. (next == DWC3_LINK_STATE_RESUME)) {
  1888. dev_vdbg(dwc->dev, "ignoring transition U3 -> Resume\n");
  1889. return;
  1890. }
  1891. }
  1892. /*
  1893. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1894. * on the link partner, the USB session might do multiple entry/exit
  1895. * of low power states before a transfer takes place.
  1896. *
  1897. * Due to this problem, we might experience lower throughput. The
  1898. * suggested workaround is to disable DCTL[12:9] bits if we're
  1899. * transitioning from U1/U2 to U0 and enable those bits again
  1900. * after a transfer completes and there are no pending transfers
  1901. * on any of the enabled endpoints.
  1902. *
  1903. * This is the first half of that workaround.
  1904. *
  1905. * Refers to:
  1906. *
  1907. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1908. * core send LGO_Ux entering U0
  1909. */
  1910. if (dwc->revision < DWC3_REVISION_183A) {
  1911. if (next == DWC3_LINK_STATE_U0) {
  1912. u32 u1u2;
  1913. u32 reg;
  1914. switch (dwc->link_state) {
  1915. case DWC3_LINK_STATE_U1:
  1916. case DWC3_LINK_STATE_U2:
  1917. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1918. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1919. | DWC3_DCTL_ACCEPTU2ENA
  1920. | DWC3_DCTL_INITU1ENA
  1921. | DWC3_DCTL_ACCEPTU1ENA);
  1922. if (!dwc->u1u2)
  1923. dwc->u1u2 = reg & u1u2;
  1924. reg &= ~u1u2;
  1925. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1926. break;
  1927. default:
  1928. /* do nothing */
  1929. break;
  1930. }
  1931. }
  1932. }
  1933. switch (next) {
  1934. case DWC3_LINK_STATE_U1:
  1935. if (dwc->speed == USB_SPEED_SUPER)
  1936. dwc3_suspend_gadget(dwc);
  1937. break;
  1938. case DWC3_LINK_STATE_U2:
  1939. case DWC3_LINK_STATE_U3:
  1940. dwc3_suspend_gadget(dwc);
  1941. break;
  1942. case DWC3_LINK_STATE_RESUME:
  1943. dwc3_resume_gadget(dwc);
  1944. break;
  1945. default:
  1946. /* do nothing */
  1947. break;
  1948. }
  1949. dwc->link_state = next;
  1950. }
  1951. static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
  1952. unsigned int evtinfo)
  1953. {
  1954. unsigned int is_ss = evtinfo & BIT(4);
  1955. /**
  1956. * WORKAROUND: DWC3 revison 2.20a with hibernation support
  1957. * have a known issue which can cause USB CV TD.9.23 to fail
  1958. * randomly.
  1959. *
  1960. * Because of this issue, core could generate bogus hibernation
  1961. * events which SW needs to ignore.
  1962. *
  1963. * Refers to:
  1964. *
  1965. * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
  1966. * Device Fallback from SuperSpeed
  1967. */
  1968. if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
  1969. return;
  1970. /* enter hibernation here */
  1971. }
  1972. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1973. const struct dwc3_event_devt *event)
  1974. {
  1975. switch (event->type) {
  1976. case DWC3_DEVICE_EVENT_DISCONNECT:
  1977. dwc3_gadget_disconnect_interrupt(dwc);
  1978. break;
  1979. case DWC3_DEVICE_EVENT_RESET:
  1980. dwc3_gadget_reset_interrupt(dwc);
  1981. break;
  1982. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1983. dwc3_gadget_conndone_interrupt(dwc);
  1984. break;
  1985. case DWC3_DEVICE_EVENT_WAKEUP:
  1986. dwc3_gadget_wakeup_interrupt(dwc);
  1987. break;
  1988. case DWC3_DEVICE_EVENT_HIBER_REQ:
  1989. if (!dwc->has_hibernation) {
  1990. WARN(1 ,"unexpected hibernation event\n");
  1991. break;
  1992. }
  1993. dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
  1994. break;
  1995. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1996. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1997. break;
  1998. case DWC3_DEVICE_EVENT_EOPF:
  1999. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  2000. break;
  2001. case DWC3_DEVICE_EVENT_SOF:
  2002. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  2003. break;
  2004. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  2005. dev_vdbg(dwc->dev, "Erratic Error\n");
  2006. break;
  2007. case DWC3_DEVICE_EVENT_CMD_CMPL:
  2008. dev_vdbg(dwc->dev, "Command Complete\n");
  2009. break;
  2010. case DWC3_DEVICE_EVENT_OVERFLOW:
  2011. dev_vdbg(dwc->dev, "Overflow\n");
  2012. break;
  2013. default:
  2014. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  2015. }
  2016. }
  2017. static void dwc3_process_event_entry(struct dwc3 *dwc,
  2018. const union dwc3_event *event)
  2019. {
  2020. /* Endpoint IRQ, handle it and return early */
  2021. if (event->type.is_devspec == 0) {
  2022. /* depevt */
  2023. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  2024. }
  2025. switch (event->type.type) {
  2026. case DWC3_EVENT_TYPE_DEV:
  2027. dwc3_gadget_interrupt(dwc, &event->devt);
  2028. break;
  2029. /* REVISIT what to do with Carkit and I2C events ? */
  2030. default:
  2031. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  2032. }
  2033. }
  2034. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  2035. {
  2036. struct dwc3_event_buffer *evt;
  2037. irqreturn_t ret = IRQ_NONE;
  2038. int left;
  2039. u32 reg;
  2040. evt = dwc->ev_buffs[buf];
  2041. left = evt->count;
  2042. if (!(evt->flags & DWC3_EVENT_PENDING))
  2043. return IRQ_NONE;
  2044. while (left > 0) {
  2045. union dwc3_event event;
  2046. event.raw = *(u32 *) (evt->buf + evt->lpos);
  2047. dwc3_process_event_entry(dwc, &event);
  2048. /*
  2049. * FIXME we wrap around correctly to the next entry as
  2050. * almost all entries are 4 bytes in size. There is one
  2051. * entry which has 12 bytes which is a regular entry
  2052. * followed by 8 bytes data. ATM I don't know how
  2053. * things are organized if we get next to the a
  2054. * boundary so I worry about that once we try to handle
  2055. * that.
  2056. */
  2057. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  2058. left -= 4;
  2059. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  2060. }
  2061. evt->count = 0;
  2062. evt->flags &= ~DWC3_EVENT_PENDING;
  2063. ret = IRQ_HANDLED;
  2064. /* Unmask interrupt */
  2065. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2066. reg &= ~DWC3_GEVNTSIZ_INTMASK;
  2067. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2068. return ret;
  2069. }
  2070. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
  2071. {
  2072. struct dwc3 *dwc = _dwc;
  2073. unsigned long flags;
  2074. irqreturn_t ret = IRQ_NONE;
  2075. int i;
  2076. spin_lock_irqsave(&dwc->lock, flags);
  2077. for (i = 0; i < dwc->num_event_buffers; i++)
  2078. ret |= dwc3_process_event_buf(dwc, i);
  2079. spin_unlock_irqrestore(&dwc->lock, flags);
  2080. return ret;
  2081. }
  2082. static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
  2083. {
  2084. struct dwc3_event_buffer *evt;
  2085. u32 count;
  2086. u32 reg;
  2087. evt = dwc->ev_buffs[buf];
  2088. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  2089. count &= DWC3_GEVNTCOUNT_MASK;
  2090. if (!count)
  2091. return IRQ_NONE;
  2092. evt->count = count;
  2093. evt->flags |= DWC3_EVENT_PENDING;
  2094. /* Mask interrupt */
  2095. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2096. reg |= DWC3_GEVNTSIZ_INTMASK;
  2097. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2098. return IRQ_WAKE_THREAD;
  2099. }
  2100. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  2101. {
  2102. struct dwc3 *dwc = _dwc;
  2103. int i;
  2104. irqreturn_t ret = IRQ_NONE;
  2105. spin_lock(&dwc->lock);
  2106. for (i = 0; i < dwc->num_event_buffers; i++) {
  2107. irqreturn_t status;
  2108. status = dwc3_check_event_buf(dwc, i);
  2109. if (status == IRQ_WAKE_THREAD)
  2110. ret = status;
  2111. }
  2112. spin_unlock(&dwc->lock);
  2113. return ret;
  2114. }
  2115. /**
  2116. * dwc3_gadget_init - Initializes gadget related registers
  2117. * @dwc: pointer to our controller context structure
  2118. *
  2119. * Returns 0 on success otherwise negative errno.
  2120. */
  2121. int dwc3_gadget_init(struct dwc3 *dwc)
  2122. {
  2123. int ret;
  2124. dwc->ctrl_req = dma_alloc_coherent(sizeof(*dwc->ctrl_req),
  2125. (unsigned long *)&dwc->ctrl_req_addr);
  2126. if (!dwc->ctrl_req) {
  2127. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  2128. ret = -ENOMEM;
  2129. goto err0;
  2130. }
  2131. dwc->ep0_trb = dma_alloc_coherent(sizeof(*dwc->ep0_trb),
  2132. (unsigned long *)&dwc->ep0_trb_addr);
  2133. if (!dwc->ep0_trb) {
  2134. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  2135. ret = -ENOMEM;
  2136. goto err1;
  2137. }
  2138. dwc->setup_buf = memalign(CONFIG_SYS_CACHELINE_SIZE,
  2139. DWC3_EP0_BOUNCE_SIZE);
  2140. if (!dwc->setup_buf) {
  2141. ret = -ENOMEM;
  2142. goto err2;
  2143. }
  2144. dwc->ep0_bounce = dma_alloc_coherent(DWC3_EP0_BOUNCE_SIZE,
  2145. (unsigned long *)&dwc->ep0_bounce_addr);
  2146. if (!dwc->ep0_bounce) {
  2147. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  2148. ret = -ENOMEM;
  2149. goto err3;
  2150. }
  2151. dwc->gadget.ops = &dwc3_gadget_ops;
  2152. dwc->gadget.max_speed = USB_SPEED_SUPER;
  2153. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  2154. dwc->gadget.name = "dwc3-gadget";
  2155. /*
  2156. * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
  2157. * on ep out.
  2158. */
  2159. dwc->gadget.quirk_ep_out_aligned_size = true;
  2160. /*
  2161. * REVISIT: Here we should clear all pending IRQs to be
  2162. * sure we're starting from a well known location.
  2163. */
  2164. ret = dwc3_gadget_init_endpoints(dwc);
  2165. if (ret)
  2166. goto err4;
  2167. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  2168. if (ret) {
  2169. dev_err(dwc->dev, "failed to register udc\n");
  2170. goto err4;
  2171. }
  2172. return 0;
  2173. err4:
  2174. dwc3_gadget_free_endpoints(dwc);
  2175. dma_free_coherent(dwc->ep0_bounce);
  2176. err3:
  2177. kfree(dwc->setup_buf);
  2178. err2:
  2179. dma_free_coherent(dwc->ep0_trb);
  2180. err1:
  2181. dma_free_coherent(dwc->ctrl_req);
  2182. err0:
  2183. return ret;
  2184. }
  2185. /* -------------------------------------------------------------------------- */
  2186. void dwc3_gadget_exit(struct dwc3 *dwc)
  2187. {
  2188. usb_del_gadget_udc(&dwc->gadget);
  2189. dwc3_gadget_free_endpoints(dwc);
  2190. dma_free_coherent(dwc->ep0_bounce);
  2191. kfree(dwc->setup_buf);
  2192. dma_free_coherent(dwc->ep0_trb);
  2193. dma_free_coherent(dwc->ctrl_req);
  2194. }
  2195. /**
  2196. * dwc3_gadget_uboot_handle_interrupt - handle dwc3 gadget interrupt
  2197. * @dwc: struct dwce *
  2198. *
  2199. * Handles ep0 and gadget interrupt
  2200. *
  2201. * Should be called from dwc3 core.
  2202. */
  2203. void dwc3_gadget_uboot_handle_interrupt(struct dwc3 *dwc)
  2204. {
  2205. dwc3_interrupt(0, dwc);
  2206. dwc3_thread_interrupt(0, dwc);
  2207. }