cpu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * Copyright 2004,2007-2011 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <config.h>
  12. #include <common.h>
  13. #include <watchdog.h>
  14. #include <command.h>
  15. #include <fsl_esdhc.h>
  16. #include <asm/cache.h>
  17. #include <asm/io.h>
  18. #include <asm/mmu.h>
  19. #include <fsl_ifc.h>
  20. #include <asm/fsl_law.h>
  21. #include <asm/fsl_lbc.h>
  22. #include <post.h>
  23. #include <asm/processor.h>
  24. #include <fsl_ddr_sdram.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. /*
  27. * Default board reset function
  28. */
  29. static void
  30. __board_reset(void)
  31. {
  32. /* Do nothing */
  33. }
  34. void board_reset(void) __attribute__((weak, alias("__board_reset")));
  35. int checkcpu (void)
  36. {
  37. sys_info_t sysinfo;
  38. uint pvr, svr;
  39. uint ver;
  40. uint major, minor;
  41. struct cpu_type *cpu;
  42. char buf1[32], buf2[32];
  43. #if defined(CONFIG_DDR_CLK_FREQ) || defined(CONFIG_FSL_CORENET)
  44. ccsr_gur_t __iomem *gur =
  45. (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  46. #endif
  47. /*
  48. * Cornet platforms use ddr sync bit in RCW to indicate sync vs async
  49. * mode. Previous platform use ddr ratio to do the same. This
  50. * information is only for display here.
  51. */
  52. #ifdef CONFIG_FSL_CORENET
  53. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  54. u32 ddr_sync = 0; /* only async mode is supported */
  55. #else
  56. u32 ddr_sync = ((gur->rcwsr[5]) & FSL_CORENET_RCWSR5_DDR_SYNC)
  57. >> FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT;
  58. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  59. #else /* CONFIG_FSL_CORENET */
  60. #ifdef CONFIG_DDR_CLK_FREQ
  61. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  62. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  63. #else
  64. u32 ddr_ratio = 0;
  65. #endif /* CONFIG_DDR_CLK_FREQ */
  66. #endif /* CONFIG_FSL_CORENET */
  67. unsigned int i, core, nr_cores = cpu_numcores();
  68. u32 mask = cpu_mask();
  69. svr = get_svr();
  70. major = SVR_MAJ(svr);
  71. minor = SVR_MIN(svr);
  72. #if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
  73. if (SVR_SOC_VER(svr) == SVR_T4080) {
  74. ccsr_rcpm_t *rcpm =
  75. (void __iomem *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
  76. setbits_be32(&gur->devdisr2, FSL_CORENET_DEVDISR2_DTSEC1_6 ||
  77. FSL_CORENET_DEVDISR2_DTSEC1_9);
  78. setbits_be32(&gur->devdisr3, FSL_CORENET_DEVDISR3_PCIE3);
  79. setbits_be32(&gur->devdisr5, FSL_CORENET_DEVDISR5_DDR3);
  80. /* It needs SW to disable core4~7 as HW design sake on T4080 */
  81. for (i = 4; i < 8; i++)
  82. cpu_disable(i);
  83. /* request core4~7 into PH20 state, prior to entering PCL10
  84. * state, all cores in cluster should be placed in PH20 state.
  85. */
  86. setbits_be32(&rcpm->pcph20setr, 0xf0);
  87. /* put the 2nd cluster into PCL10 state */
  88. setbits_be32(&rcpm->clpcl10setr, 1 << 1);
  89. }
  90. #endif
  91. if (cpu_numcores() > 1) {
  92. #ifndef CONFIG_MP
  93. puts("Unicore software on multiprocessor system!!\n"
  94. "To enable mutlticore build define CONFIG_MP\n");
  95. #endif
  96. volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);
  97. printf("CPU%d: ", pic->whoami);
  98. } else {
  99. puts("CPU: ");
  100. }
  101. cpu = gd->arch.cpu;
  102. puts(cpu->name);
  103. if (IS_E_PROCESSOR(svr))
  104. puts("E");
  105. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  106. pvr = get_pvr();
  107. ver = PVR_VER(pvr);
  108. major = PVR_MAJ(pvr);
  109. minor = PVR_MIN(pvr);
  110. printf("Core: ");
  111. switch(ver) {
  112. case PVR_VER_E500_V1:
  113. case PVR_VER_E500_V2:
  114. puts("e500");
  115. break;
  116. case PVR_VER_E500MC:
  117. puts("e500mc");
  118. break;
  119. case PVR_VER_E5500:
  120. puts("e5500");
  121. break;
  122. case PVR_VER_E6500:
  123. puts("e6500");
  124. break;
  125. default:
  126. puts("Unknown");
  127. break;
  128. }
  129. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  130. if (nr_cores > CONFIG_MAX_CPUS) {
  131. panic("\nUnexpected number of cores: %d, max is %d\n",
  132. nr_cores, CONFIG_MAX_CPUS);
  133. }
  134. get_sys_info(&sysinfo);
  135. #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  136. if (sysinfo.diff_sysclk == 1)
  137. puts("Single Source Clock Configuration\n");
  138. #endif
  139. puts("Clock Configuration:");
  140. for_each_cpu(i, core, nr_cores, mask) {
  141. if (!(i & 3))
  142. printf ("\n ");
  143. printf("CPU%d:%-4s MHz, ", core,
  144. strmhz(buf1, sysinfo.freq_processor[core]));
  145. }
  146. printf("\n CCB:%-4s MHz,", strmhz(buf1, sysinfo.freq_systembus));
  147. printf("\n");
  148. #ifdef CONFIG_FSL_CORENET
  149. if (ddr_sync == 1) {
  150. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  151. "(Synchronous), ",
  152. strmhz(buf1, sysinfo.freq_ddrbus/2),
  153. strmhz(buf2, sysinfo.freq_ddrbus));
  154. } else {
  155. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  156. "(Asynchronous), ",
  157. strmhz(buf1, sysinfo.freq_ddrbus/2),
  158. strmhz(buf2, sysinfo.freq_ddrbus));
  159. }
  160. #else
  161. switch (ddr_ratio) {
  162. case 0x0:
  163. printf(" DDR:%-4s MHz (%s MT/s data rate), ",
  164. strmhz(buf1, sysinfo.freq_ddrbus/2),
  165. strmhz(buf2, sysinfo.freq_ddrbus));
  166. break;
  167. case 0x7:
  168. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  169. "(Synchronous), ",
  170. strmhz(buf1, sysinfo.freq_ddrbus/2),
  171. strmhz(buf2, sysinfo.freq_ddrbus));
  172. break;
  173. default:
  174. printf(" DDR:%-4s MHz (%s MT/s data rate) "
  175. "(Asynchronous), ",
  176. strmhz(buf1, sysinfo.freq_ddrbus/2),
  177. strmhz(buf2, sysinfo.freq_ddrbus));
  178. break;
  179. }
  180. #endif
  181. #if defined(CONFIG_FSL_LBC)
  182. if (sysinfo.freq_localbus > LCRR_CLKDIV) {
  183. printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
  184. } else {
  185. printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
  186. sysinfo.freq_localbus);
  187. }
  188. #endif
  189. #if defined(CONFIG_FSL_IFC)
  190. printf("IFC:%-4s MHz\n", strmhz(buf1, sysinfo.freq_localbus));
  191. #endif
  192. #ifdef CONFIG_CPM2
  193. printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freq_systembus));
  194. #endif
  195. #ifdef CONFIG_QE
  196. printf(" QE:%-4s MHz\n", strmhz(buf1, sysinfo.freq_qe));
  197. #endif
  198. #ifdef CONFIG_SYS_DPAA_FMAN
  199. for (i = 0; i < CONFIG_SYS_NUM_FMAN; i++) {
  200. printf(" FMAN%d: %s MHz\n", i + 1,
  201. strmhz(buf1, sysinfo.freq_fman[i]));
  202. }
  203. #endif
  204. #ifdef CONFIG_SYS_DPAA_QBMAN
  205. printf(" QMAN: %s MHz\n", strmhz(buf1, sysinfo.freq_qman));
  206. #endif
  207. #ifdef CONFIG_SYS_DPAA_PME
  208. printf(" PME: %s MHz\n", strmhz(buf1, sysinfo.freq_pme));
  209. #endif
  210. puts("L1: D-cache 32 KiB enabled\n I-cache 32 KiB enabled\n");
  211. #ifdef CONFIG_FSL_CORENET
  212. /* Display the RCW, so that no one gets confused as to what RCW
  213. * we're actually using for this boot.
  214. */
  215. puts("Reset Configuration Word (RCW):");
  216. for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) {
  217. u32 rcw = in_be32(&gur->rcwsr[i]);
  218. if ((i % 4) == 0)
  219. printf("\n %08x:", i * 4);
  220. printf(" %08x", rcw);
  221. }
  222. puts("\n");
  223. #endif
  224. return 0;
  225. }
  226. /* ------------------------------------------------------------------------- */
  227. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  228. {
  229. /* Everything after the first generation of PQ3 parts has RSTCR */
  230. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  231. defined(CONFIG_MPC8555) || defined(CONFIG_MPC8560)
  232. unsigned long val, msr;
  233. /*
  234. * Initiate hard reset in debug control register DBCR0
  235. * Make sure MSR[DE] = 1. This only resets the core.
  236. */
  237. msr = mfmsr ();
  238. msr |= MSR_DE;
  239. mtmsr (msr);
  240. val = mfspr(DBCR0);
  241. val |= 0x70000000;
  242. mtspr(DBCR0,val);
  243. #else
  244. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  245. /* Attempt board-specific reset */
  246. board_reset();
  247. /* Next try asserting HRESET_REQ */
  248. out_be32(&gur->rstcr, 0x2);
  249. udelay(100);
  250. #endif
  251. return 1;
  252. }
  253. /*
  254. * Get timebase clock frequency
  255. */
  256. #ifndef CONFIG_SYS_FSL_TBCLK_DIV
  257. #define CONFIG_SYS_FSL_TBCLK_DIV 8
  258. #endif
  259. __weak unsigned long get_tbclk (void)
  260. {
  261. unsigned long tbclk_div = CONFIG_SYS_FSL_TBCLK_DIV;
  262. return (gd->bus_clk + (tbclk_div >> 1)) / tbclk_div;
  263. }
  264. #if defined(CONFIG_WATCHDOG)
  265. void
  266. reset_85xx_watchdog(void)
  267. {
  268. /*
  269. * Clear TSR(WIS) bit by writing 1
  270. */
  271. mtspr(SPRN_TSR, TSR_WIS);
  272. }
  273. void
  274. watchdog_reset(void)
  275. {
  276. int re_enable = disable_interrupts();
  277. reset_85xx_watchdog();
  278. if (re_enable)
  279. enable_interrupts();
  280. }
  281. #endif /* CONFIG_WATCHDOG */
  282. /*
  283. * Initializes on-chip MMC controllers.
  284. * to override, implement board_mmc_init()
  285. */
  286. int cpu_mmc_init(bd_t *bis)
  287. {
  288. #ifdef CONFIG_FSL_ESDHC
  289. return fsl_esdhc_mmc_init(bis);
  290. #else
  291. return 0;
  292. #endif
  293. }
  294. /*
  295. * Print out the state of various machine registers.
  296. * Currently prints out LAWs, BR0/OR0 for LBC, CSPR/CSOR/Timing
  297. * parameters for IFC and TLBs
  298. */
  299. void mpc85xx_reginfo(void)
  300. {
  301. print_tlbcam();
  302. print_laws();
  303. #if defined(CONFIG_FSL_LBC)
  304. print_lbc_regs();
  305. #endif
  306. #ifdef CONFIG_FSL_IFC
  307. print_ifc_regs();
  308. #endif
  309. }
  310. /* Common ddr init for non-corenet fsl 85xx platforms */
  311. #ifndef CONFIG_FSL_CORENET
  312. #if (defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)) && \
  313. !defined(CONFIG_SYS_INIT_L2_ADDR)
  314. phys_size_t initdram(int board_type)
  315. {
  316. #if defined(CONFIG_SPD_EEPROM) || defined(CONFIG_DDR_SPD) || \
  317. defined(CONFIG_QEMU_E500)
  318. return fsl_ddr_sdram_size();
  319. #else
  320. return (phys_size_t)CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  321. #endif
  322. }
  323. #else /* CONFIG_SYS_RAMBOOT */
  324. phys_size_t initdram(int board_type)
  325. {
  326. phys_size_t dram_size = 0;
  327. #if defined(CONFIG_SYS_FSL_ERRATUM_DDR_MSYNC_IN)
  328. {
  329. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  330. unsigned int x = 10;
  331. unsigned int i;
  332. /*
  333. * Work around to stabilize DDR DLL
  334. */
  335. out_be32(&gur->ddrdllcr, 0x81000000);
  336. asm("sync;isync;msync");
  337. udelay(200);
  338. while (in_be32(&gur->ddrdllcr) != 0x81000100) {
  339. setbits_be32(&gur->devdisr, 0x00010000);
  340. for (i = 0; i < x; i++)
  341. ;
  342. clrbits_be32(&gur->devdisr, 0x00010000);
  343. x++;
  344. }
  345. }
  346. #endif
  347. #if defined(CONFIG_SPD_EEPROM) || \
  348. defined(CONFIG_DDR_SPD) || \
  349. defined(CONFIG_SYS_DDR_RAW_TIMING)
  350. dram_size = fsl_ddr_sdram();
  351. #else
  352. dram_size = fixed_sdram();
  353. #endif
  354. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  355. dram_size *= 0x100000;
  356. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  357. /*
  358. * Initialize and enable DDR ECC.
  359. */
  360. ddr_enable_ecc(dram_size);
  361. #endif
  362. #if defined(CONFIG_FSL_LBC)
  363. /* Some boards also have sdram on the lbc */
  364. lbc_sdram_init();
  365. #endif
  366. debug("DDR: ");
  367. return dram_size;
  368. }
  369. #endif /* CONFIG_SYS_RAMBOOT */
  370. #endif
  371. #if CONFIG_POST & CONFIG_SYS_POST_MEMORY
  372. /* Board-specific functions defined in each board's ddr.c */
  373. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  374. unsigned int ctrl_num);
  375. void read_tlbcam_entry(int idx, u32 *valid, u32 *tsize, unsigned long *epn,
  376. phys_addr_t *rpn);
  377. unsigned int
  378. setup_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  379. void clear_ddr_tlbs_phys(phys_addr_t p_addr, unsigned int memsize_in_meg);
  380. static void dump_spd_ddr_reg(void)
  381. {
  382. int i, j, k, m;
  383. u8 *p_8;
  384. u32 *p_32;
  385. struct ccsr_ddr __iomem *ddr[CONFIG_NUM_DDR_CONTROLLERS];
  386. generic_spd_eeprom_t
  387. spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR];
  388. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  389. fsl_ddr_get_spd(spd[i], i);
  390. puts("SPD data of all dimms (zero vaule is omitted)...\n");
  391. puts("Byte (hex) ");
  392. k = 1;
  393. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  394. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++)
  395. printf("Dimm%d ", k++);
  396. }
  397. puts("\n");
  398. for (k = 0; k < sizeof(generic_spd_eeprom_t); k++) {
  399. m = 0;
  400. printf("%3d (0x%02x) ", k, k);
  401. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  402. for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) {
  403. p_8 = (u8 *) &spd[i][j];
  404. if (p_8[k]) {
  405. printf("0x%02x ", p_8[k]);
  406. m++;
  407. } else
  408. puts(" ");
  409. }
  410. }
  411. if (m)
  412. puts("\n");
  413. else
  414. puts("\r");
  415. }
  416. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  417. switch (i) {
  418. case 0:
  419. ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR;
  420. break;
  421. #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  422. case 1:
  423. ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR;
  424. break;
  425. #endif
  426. #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  427. case 2:
  428. ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR;
  429. break;
  430. #endif
  431. #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  432. case 3:
  433. ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;
  434. break;
  435. #endif
  436. default:
  437. printf("%s unexpected controller number = %u\n",
  438. __func__, i);
  439. return;
  440. }
  441. }
  442. printf("DDR registers dump for all controllers "
  443. "(zero vaule is omitted)...\n");
  444. puts("Offset (hex) ");
  445. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)
  446. printf(" Base + 0x%04x", (u32)ddr[i] & 0xFFFF);
  447. puts("\n");
  448. for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {
  449. m = 0;
  450. printf("%6d (0x%04x)", k * 4, k * 4);
  451. for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {
  452. p_32 = (u32 *) ddr[i];
  453. if (p_32[k]) {
  454. printf(" 0x%08x", p_32[k]);
  455. m++;
  456. } else
  457. puts(" ");
  458. }
  459. if (m)
  460. puts("\n");
  461. else
  462. puts("\r");
  463. }
  464. puts("\n");
  465. }
  466. /* invalid the TLBs for DDR and setup new ones to cover p_addr */
  467. static int reset_tlb(phys_addr_t p_addr, u32 size, phys_addr_t *phys_offset)
  468. {
  469. u32 vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  470. unsigned long epn;
  471. u32 tsize, valid, ptr;
  472. int ddr_esel;
  473. clear_ddr_tlbs_phys(p_addr, size>>20);
  474. /* Setup new tlb to cover the physical address */
  475. setup_ddr_tlbs_phys(p_addr, size>>20);
  476. ptr = vstart;
  477. ddr_esel = find_tlb_idx((void *)ptr, 1);
  478. if (ddr_esel != -1) {
  479. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, phys_offset);
  480. } else {
  481. printf("TLB error in function %s\n", __func__);
  482. return -1;
  483. }
  484. return 0;
  485. }
  486. /*
  487. * slide the testing window up to test another area
  488. * for 32_bit system, the maximum testable memory is limited to
  489. * CONFIG_MAX_MEM_MAPPED
  490. */
  491. int arch_memory_test_advance(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  492. {
  493. phys_addr_t test_cap, p_addr;
  494. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  495. #if !defined(CONFIG_PHYS_64BIT) || \
  496. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  497. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  498. test_cap = p_size;
  499. #else
  500. test_cap = gd->ram_size;
  501. #endif
  502. p_addr = (*vstart) + (*size) + (*phys_offset);
  503. if (p_addr < test_cap - 1) {
  504. p_size = min(test_cap - p_addr, CONFIG_MAX_MEM_MAPPED);
  505. if (reset_tlb(p_addr, p_size, phys_offset) == -1)
  506. return -1;
  507. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  508. *size = (u32) p_size;
  509. printf("Testing 0x%08llx - 0x%08llx\n",
  510. (u64)(*vstart) + (*phys_offset),
  511. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  512. } else
  513. return 1;
  514. return 0;
  515. }
  516. /* initialization for testing area */
  517. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  518. {
  519. phys_size_t p_size = min(gd->ram_size, CONFIG_MAX_MEM_MAPPED);
  520. *vstart = CONFIG_SYS_DDR_SDRAM_BASE;
  521. *size = (u32) p_size; /* CONFIG_MAX_MEM_MAPPED < 4G */
  522. *phys_offset = 0;
  523. #if !defined(CONFIG_PHYS_64BIT) || \
  524. !defined(CONFIG_SYS_INIT_RAM_ADDR_PHYS) || \
  525. (CONFIG_SYS_INIT_RAM_ADDR_PHYS < 0x100000000ull)
  526. if (gd->ram_size > CONFIG_MAX_MEM_MAPPED) {
  527. puts("Cannot test more than ");
  528. print_size(CONFIG_MAX_MEM_MAPPED,
  529. " without proper 36BIT support.\n");
  530. }
  531. #endif
  532. printf("Testing 0x%08llx - 0x%08llx\n",
  533. (u64)(*vstart) + (*phys_offset),
  534. (u64)(*vstart) + (*phys_offset) + (*size) - 1);
  535. return 0;
  536. }
  537. /* invalid TLBs for DDR and remap as normal after testing */
  538. int arch_memory_test_cleanup(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  539. {
  540. unsigned long epn;
  541. u32 tsize, valid, ptr;
  542. phys_addr_t rpn = 0;
  543. int ddr_esel;
  544. /* disable the TLBs for this testing */
  545. ptr = *vstart;
  546. while (ptr < (*vstart) + (*size)) {
  547. ddr_esel = find_tlb_idx((void *)ptr, 1);
  548. if (ddr_esel != -1) {
  549. read_tlbcam_entry(ddr_esel, &valid, &tsize, &epn, &rpn);
  550. disable_tlb(ddr_esel);
  551. }
  552. ptr += TSIZE_TO_BYTES(tsize);
  553. }
  554. puts("Remap DDR ");
  555. setup_ddr_tlbs(gd->ram_size>>20);
  556. puts("\n");
  557. return 0;
  558. }
  559. void arch_memory_failure_handle(void)
  560. {
  561. dump_spd_ddr_reg();
  562. }
  563. #endif