board.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  4. *
  5. * (C) Copyright 2007-2011
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * Some board init for the Allwinner A10-evb board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <mmc.h>
  15. #ifdef CONFIG_AXP152_POWER
  16. #include <axp152.h>
  17. #endif
  18. #ifdef CONFIG_AXP209_POWER
  19. #include <axp209.h>
  20. #endif
  21. #ifdef CONFIG_AXP221_POWER
  22. #include <axp221.h>
  23. #endif
  24. #include <asm/arch/clock.h>
  25. #include <asm/arch/cpu.h>
  26. #include <asm/arch/display.h>
  27. #include <asm/arch/dram.h>
  28. #include <asm/arch/gpio.h>
  29. #include <asm/arch/mmc.h>
  30. #include <asm/io.h>
  31. #include <net.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. /* add board specific code here */
  34. int board_init(void)
  35. {
  36. int id_pfr1;
  37. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  38. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  39. debug("id_pfr1: 0x%08x\n", id_pfr1);
  40. /* Generic Timer Extension available? */
  41. if ((id_pfr1 >> 16) & 0xf) {
  42. debug("Setting CNTFRQ\n");
  43. /* CNTFRQ == 24 MHz */
  44. asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000));
  45. }
  46. return 0;
  47. }
  48. int dram_init(void)
  49. {
  50. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  51. return 0;
  52. }
  53. #ifdef CONFIG_GENERIC_MMC
  54. static void mmc_pinmux_setup(int sdc)
  55. {
  56. unsigned int pin;
  57. switch (sdc) {
  58. case 0:
  59. /* D1-PF0, D0-PF1, CLK-PF2, CMD-PF3, D3-PF4, D4-PF5 */
  60. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  61. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF0_SDC0);
  62. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  63. sunxi_gpio_set_drv(pin, 2);
  64. }
  65. break;
  66. case 1:
  67. /* CMD-PG3, CLK-PG4, D0~D3-PG5-8 */
  68. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  69. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG3_SDC1);
  70. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  71. sunxi_gpio_set_drv(pin, 2);
  72. }
  73. break;
  74. case 2:
  75. /* CMD-PC6, CLK-PC7, D0-PC8, D1-PC9, D2-PC10, D3-PC11 */
  76. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  77. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC6_SDC2);
  78. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  79. sunxi_gpio_set_drv(pin, 2);
  80. }
  81. break;
  82. case 3:
  83. /* CMD-PI4, CLK-PI5, D0~D3-PI6~9 : 2 */
  84. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  85. sunxi_gpio_set_cfgpin(pin, SUN4I_GPI4_SDC3);
  86. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  87. sunxi_gpio_set_drv(pin, 2);
  88. }
  89. break;
  90. default:
  91. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  92. break;
  93. }
  94. }
  95. int board_mmc_init(bd_t *bis)
  96. {
  97. __maybe_unused struct mmc *mmc0, *mmc1;
  98. __maybe_unused char buf[512];
  99. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  100. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  101. if (!mmc0)
  102. return -1;
  103. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  104. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  105. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  106. if (!mmc1)
  107. return -1;
  108. #endif
  109. #if CONFIG_MMC_SUNXI_SLOT == 0 && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
  110. /*
  111. * Both mmc0 and mmc2 are bootable, figure out where we're booting
  112. * from. Try mmc0 first, just like the brom does.
  113. */
  114. if (mmc_getcd(mmc0) && mmc_init(mmc0) == 0 &&
  115. mmc0->block_dev.block_read(0, 16, 1, buf) == 1) {
  116. buf[12] = 0;
  117. if (strcmp(&buf[4], "eGON.BT0") == 0)
  118. return 0;
  119. }
  120. /* no bootable card in mmc0, so we must be booting from mmc2, swap */
  121. mmc0->block_dev.dev = 1;
  122. mmc1->block_dev.dev = 0;
  123. #endif
  124. return 0;
  125. }
  126. #endif
  127. void i2c_init_board(void)
  128. {
  129. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUNXI_GPB0_TWI0);
  130. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUNXI_GPB0_TWI0);
  131. clock_twi_onoff(0, 1);
  132. }
  133. #ifdef CONFIG_SPL_BUILD
  134. void sunxi_board_init(void)
  135. {
  136. int power_failed = 0;
  137. unsigned long ramsize;
  138. #ifdef CONFIG_AXP152_POWER
  139. power_failed = axp152_init();
  140. power_failed |= axp152_set_dcdc2(1400);
  141. power_failed |= axp152_set_dcdc3(1500);
  142. power_failed |= axp152_set_dcdc4(1250);
  143. power_failed |= axp152_set_ldo2(3000);
  144. #endif
  145. #ifdef CONFIG_AXP209_POWER
  146. power_failed |= axp209_init();
  147. power_failed |= axp209_set_dcdc2(1400);
  148. power_failed |= axp209_set_dcdc3(1250);
  149. power_failed |= axp209_set_ldo2(3000);
  150. power_failed |= axp209_set_ldo3(2800);
  151. power_failed |= axp209_set_ldo4(2800);
  152. #endif
  153. #ifdef CONFIG_AXP221_POWER
  154. power_failed = axp221_init();
  155. power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT);
  156. power_failed |= axp221_set_dcdc2(1200);
  157. power_failed |= axp221_set_dcdc3(1200);
  158. power_failed |= axp221_set_dcdc4(1200);
  159. power_failed |= axp221_set_dcdc5(1500);
  160. power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT);
  161. power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT);
  162. power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT);
  163. power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT);
  164. power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT);
  165. #endif
  166. printf("DRAM:");
  167. ramsize = sunxi_dram_init();
  168. printf(" %lu MiB\n", ramsize >> 20);
  169. if (!ramsize)
  170. hang();
  171. /*
  172. * Only clock up the CPU to full speed if we are reasonably
  173. * assured it's being powered with suitable core voltage
  174. */
  175. if (!power_failed)
  176. clock_set_pll1(CONFIG_CLK_FULL_SPEED);
  177. else
  178. printf("Failed to set core voltage! Can't set CPU frequency\n");
  179. }
  180. #endif
  181. #ifdef CONFIG_MISC_INIT_R
  182. int misc_init_r(void)
  183. {
  184. unsigned int sid[4];
  185. if (!getenv("ethaddr") && sunxi_get_sid(sid) == 0 &&
  186. sid[0] != 0 && sid[3] != 0) {
  187. uint8_t mac_addr[6];
  188. mac_addr[0] = 0x02; /* Non OUI / registered MAC address */
  189. mac_addr[1] = (sid[0] >> 0) & 0xff;
  190. mac_addr[2] = (sid[3] >> 24) & 0xff;
  191. mac_addr[3] = (sid[3] >> 16) & 0xff;
  192. mac_addr[4] = (sid[3] >> 8) & 0xff;
  193. mac_addr[5] = (sid[3] >> 0) & 0xff;
  194. eth_setenv_enetaddr("ethaddr", mac_addr);
  195. }
  196. return 0;
  197. }
  198. #endif
  199. #ifdef CONFIG_OF_BOARD_SETUP
  200. int ft_board_setup(void *blob, bd_t *bd)
  201. {
  202. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  203. return sunxi_simplefb_setup(blob);
  204. #endif
  205. }
  206. #endif /* CONFIG_OF_BOARD_SETUP */