emif.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153
  1. /*
  2. * OMAP44xx EMIF header
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. *
  6. * Aneesh V <aneesh@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef _EMIF_H_
  13. #define _EMIF_H_
  14. #include <asm/types.h>
  15. #include <common.h>
  16. /* Base address */
  17. #define EMIF1_BASE 0x4c000000
  18. #define EMIF2_BASE 0x4d000000
  19. /* Registers shifts and masks */
  20. /* EMIF_MOD_ID_REV */
  21. #define EMIF_REG_SCHEME_SHIFT 30
  22. #define EMIF_REG_SCHEME_MASK (0x3 << 30)
  23. #define EMIF_REG_MODULE_ID_SHIFT 16
  24. #define EMIF_REG_MODULE_ID_MASK (0xfff << 16)
  25. #define EMIF_REG_RTL_VERSION_SHIFT 11
  26. #define EMIF_REG_RTL_VERSION_MASK (0x1f << 11)
  27. #define EMIF_REG_MAJOR_REVISION_SHIFT 8
  28. #define EMIF_REG_MAJOR_REVISION_MASK (0x7 << 8)
  29. #define EMIF_REG_MINOR_REVISION_SHIFT 0
  30. #define EMIF_REG_MINOR_REVISION_MASK (0x3f << 0)
  31. /* STATUS */
  32. #define EMIF_REG_BE_SHIFT 31
  33. #define EMIF_REG_BE_MASK (1 << 31)
  34. #define EMIF_REG_DUAL_CLK_MODE_SHIFT 30
  35. #define EMIF_REG_DUAL_CLK_MODE_MASK (1 << 30)
  36. #define EMIF_REG_FAST_INIT_SHIFT 29
  37. #define EMIF_REG_FAST_INIT_MASK (1 << 29)
  38. #define EMIF_REG_PHY_DLL_READY_SHIFT 2
  39. #define EMIF_REG_PHY_DLL_READY_MASK (1 << 2)
  40. /* SDRAM_CONFIG */
  41. #define EMIF_REG_SDRAM_TYPE_SHIFT 29
  42. #define EMIF_REG_SDRAM_TYPE_MASK (0x7 << 29)
  43. #define EMIF_REG_IBANK_POS_SHIFT 27
  44. #define EMIF_REG_IBANK_POS_MASK (0x3 << 27)
  45. #define EMIF_REG_DDR_TERM_SHIFT 24
  46. #define EMIF_REG_DDR_TERM_MASK (0x7 << 24)
  47. #define EMIF_REG_DDR2_DDQS_SHIFT 23
  48. #define EMIF_REG_DDR2_DDQS_MASK (1 << 23)
  49. #define EMIF_REG_DYN_ODT_SHIFT 21
  50. #define EMIF_REG_DYN_ODT_MASK (0x3 << 21)
  51. #define EMIF_REG_DDR_DISABLE_DLL_SHIFT 20
  52. #define EMIF_REG_DDR_DISABLE_DLL_MASK (1 << 20)
  53. #define EMIF_REG_SDRAM_DRIVE_SHIFT 18
  54. #define EMIF_REG_SDRAM_DRIVE_MASK (0x3 << 18)
  55. #define EMIF_REG_CWL_SHIFT 16
  56. #define EMIF_REG_CWL_MASK (0x3 << 16)
  57. #define EMIF_REG_NARROW_MODE_SHIFT 14
  58. #define EMIF_REG_NARROW_MODE_MASK (0x3 << 14)
  59. #define EMIF_REG_CL_SHIFT 10
  60. #define EMIF_REG_CL_MASK (0xf << 10)
  61. #define EMIF_REG_ROWSIZE_SHIFT 7
  62. #define EMIF_REG_ROWSIZE_MASK (0x7 << 7)
  63. #define EMIF_REG_IBANK_SHIFT 4
  64. #define EMIF_REG_IBANK_MASK (0x7 << 4)
  65. #define EMIF_REG_EBANK_SHIFT 3
  66. #define EMIF_REG_EBANK_MASK (1 << 3)
  67. #define EMIF_REG_PAGESIZE_SHIFT 0
  68. #define EMIF_REG_PAGESIZE_MASK (0x7 << 0)
  69. /* SDRAM_CONFIG_2 */
  70. #define EMIF_REG_CS1NVMEN_SHIFT 30
  71. #define EMIF_REG_CS1NVMEN_MASK (1 << 30)
  72. #define EMIF_REG_EBANK_POS_SHIFT 27
  73. #define EMIF_REG_EBANK_POS_MASK (1 << 27)
  74. #define EMIF_REG_RDBNUM_SHIFT 4
  75. #define EMIF_REG_RDBNUM_MASK (0x3 << 4)
  76. #define EMIF_REG_RDBSIZE_SHIFT 0
  77. #define EMIF_REG_RDBSIZE_MASK (0x7 << 0)
  78. /* SDRAM_REF_CTRL */
  79. #define EMIF_REG_INITREF_DIS_SHIFT 31
  80. #define EMIF_REG_INITREF_DIS_MASK (1 << 31)
  81. #define EMIF_REG_SRT_SHIFT 29
  82. #define EMIF_REG_SRT_MASK (1 << 29)
  83. #define EMIF_REG_ASR_SHIFT 28
  84. #define EMIF_REG_ASR_MASK (1 << 28)
  85. #define EMIF_REG_PASR_SHIFT 24
  86. #define EMIF_REG_PASR_MASK (0x7 << 24)
  87. #define EMIF_REG_REFRESH_RATE_SHIFT 0
  88. #define EMIF_REG_REFRESH_RATE_MASK (0xffff << 0)
  89. /* SDRAM_REF_CTRL_SHDW */
  90. #define EMIF_REG_REFRESH_RATE_SHDW_SHIFT 0
  91. #define EMIF_REG_REFRESH_RATE_SHDW_MASK (0xffff << 0)
  92. /* SDRAM_TIM_1 */
  93. #define EMIF_REG_T_RP_SHIFT 25
  94. #define EMIF_REG_T_RP_MASK (0xf << 25)
  95. #define EMIF_REG_T_RCD_SHIFT 21
  96. #define EMIF_REG_T_RCD_MASK (0xf << 21)
  97. #define EMIF_REG_T_WR_SHIFT 17
  98. #define EMIF_REG_T_WR_MASK (0xf << 17)
  99. #define EMIF_REG_T_RAS_SHIFT 12
  100. #define EMIF_REG_T_RAS_MASK (0x1f << 12)
  101. #define EMIF_REG_T_RC_SHIFT 6
  102. #define EMIF_REG_T_RC_MASK (0x3f << 6)
  103. #define EMIF_REG_T_RRD_SHIFT 3
  104. #define EMIF_REG_T_RRD_MASK (0x7 << 3)
  105. #define EMIF_REG_T_WTR_SHIFT 0
  106. #define EMIF_REG_T_WTR_MASK (0x7 << 0)
  107. /* SDRAM_TIM_1_SHDW */
  108. #define EMIF_REG_T_RP_SHDW_SHIFT 25
  109. #define EMIF_REG_T_RP_SHDW_MASK (0xf << 25)
  110. #define EMIF_REG_T_RCD_SHDW_SHIFT 21
  111. #define EMIF_REG_T_RCD_SHDW_MASK (0xf << 21)
  112. #define EMIF_REG_T_WR_SHDW_SHIFT 17
  113. #define EMIF_REG_T_WR_SHDW_MASK (0xf << 17)
  114. #define EMIF_REG_T_RAS_SHDW_SHIFT 12
  115. #define EMIF_REG_T_RAS_SHDW_MASK (0x1f << 12)
  116. #define EMIF_REG_T_RC_SHDW_SHIFT 6
  117. #define EMIF_REG_T_RC_SHDW_MASK (0x3f << 6)
  118. #define EMIF_REG_T_RRD_SHDW_SHIFT 3
  119. #define EMIF_REG_T_RRD_SHDW_MASK (0x7 << 3)
  120. #define EMIF_REG_T_WTR_SHDW_SHIFT 0
  121. #define EMIF_REG_T_WTR_SHDW_MASK (0x7 << 0)
  122. /* SDRAM_TIM_2 */
  123. #define EMIF_REG_T_XP_SHIFT 28
  124. #define EMIF_REG_T_XP_MASK (0x7 << 28)
  125. #define EMIF_REG_T_ODT_SHIFT 25
  126. #define EMIF_REG_T_ODT_MASK (0x7 << 25)
  127. #define EMIF_REG_T_XSNR_SHIFT 16
  128. #define EMIF_REG_T_XSNR_MASK (0x1ff << 16)
  129. #define EMIF_REG_T_XSRD_SHIFT 6
  130. #define EMIF_REG_T_XSRD_MASK (0x3ff << 6)
  131. #define EMIF_REG_T_RTP_SHIFT 3
  132. #define EMIF_REG_T_RTP_MASK (0x7 << 3)
  133. #define EMIF_REG_T_CKE_SHIFT 0
  134. #define EMIF_REG_T_CKE_MASK (0x7 << 0)
  135. /* SDRAM_TIM_2_SHDW */
  136. #define EMIF_REG_T_XP_SHDW_SHIFT 28
  137. #define EMIF_REG_T_XP_SHDW_MASK (0x7 << 28)
  138. #define EMIF_REG_T_ODT_SHDW_SHIFT 25
  139. #define EMIF_REG_T_ODT_SHDW_MASK (0x7 << 25)
  140. #define EMIF_REG_T_XSNR_SHDW_SHIFT 16
  141. #define EMIF_REG_T_XSNR_SHDW_MASK (0x1ff << 16)
  142. #define EMIF_REG_T_XSRD_SHDW_SHIFT 6
  143. #define EMIF_REG_T_XSRD_SHDW_MASK (0x3ff << 6)
  144. #define EMIF_REG_T_RTP_SHDW_SHIFT 3
  145. #define EMIF_REG_T_RTP_SHDW_MASK (0x7 << 3)
  146. #define EMIF_REG_T_CKE_SHDW_SHIFT 0
  147. #define EMIF_REG_T_CKE_SHDW_MASK (0x7 << 0)
  148. /* SDRAM_TIM_3 */
  149. #define EMIF_REG_T_CKESR_SHIFT 21
  150. #define EMIF_REG_T_CKESR_MASK (0x7 << 21)
  151. #define EMIF_REG_ZQ_ZQCS_SHIFT 15
  152. #define EMIF_REG_ZQ_ZQCS_MASK (0x3f << 15)
  153. #define EMIF_REG_T_TDQSCKMAX_SHIFT 13
  154. #define EMIF_REG_T_TDQSCKMAX_MASK (0x3 << 13)
  155. #define EMIF_REG_T_RFC_SHIFT 4
  156. #define EMIF_REG_T_RFC_MASK (0x1ff << 4)
  157. #define EMIF_REG_T_RAS_MAX_SHIFT 0
  158. #define EMIF_REG_T_RAS_MAX_MASK (0xf << 0)
  159. /* SDRAM_TIM_3_SHDW */
  160. #define EMIF_REG_T_CKESR_SHDW_SHIFT 21
  161. #define EMIF_REG_T_CKESR_SHDW_MASK (0x7 << 21)
  162. #define EMIF_REG_ZQ_ZQCS_SHDW_SHIFT 15
  163. #define EMIF_REG_ZQ_ZQCS_SHDW_MASK (0x3f << 15)
  164. #define EMIF_REG_T_TDQSCKMAX_SHDW_SHIFT 13
  165. #define EMIF_REG_T_TDQSCKMAX_SHDW_MASK (0x3 << 13)
  166. #define EMIF_REG_T_RFC_SHDW_SHIFT 4
  167. #define EMIF_REG_T_RFC_SHDW_MASK (0x1ff << 4)
  168. #define EMIF_REG_T_RAS_MAX_SHDW_SHIFT 0
  169. #define EMIF_REG_T_RAS_MAX_SHDW_MASK (0xf << 0)
  170. /* LPDDR2_NVM_TIM */
  171. #define EMIF_REG_NVM_T_XP_SHIFT 28
  172. #define EMIF_REG_NVM_T_XP_MASK (0x7 << 28)
  173. #define EMIF_REG_NVM_T_WTR_SHIFT 24
  174. #define EMIF_REG_NVM_T_WTR_MASK (0x7 << 24)
  175. #define EMIF_REG_NVM_T_RP_SHIFT 20
  176. #define EMIF_REG_NVM_T_RP_MASK (0xf << 20)
  177. #define EMIF_REG_NVM_T_WRA_SHIFT 16
  178. #define EMIF_REG_NVM_T_WRA_MASK (0xf << 16)
  179. #define EMIF_REG_NVM_T_RRD_SHIFT 8
  180. #define EMIF_REG_NVM_T_RRD_MASK (0xff << 8)
  181. #define EMIF_REG_NVM_T_RCDMIN_SHIFT 0
  182. #define EMIF_REG_NVM_T_RCDMIN_MASK (0xff << 0)
  183. /* LPDDR2_NVM_TIM_SHDW */
  184. #define EMIF_REG_NVM_T_XP_SHDW_SHIFT 28
  185. #define EMIF_REG_NVM_T_XP_SHDW_MASK (0x7 << 28)
  186. #define EMIF_REG_NVM_T_WTR_SHDW_SHIFT 24
  187. #define EMIF_REG_NVM_T_WTR_SHDW_MASK (0x7 << 24)
  188. #define EMIF_REG_NVM_T_RP_SHDW_SHIFT 20
  189. #define EMIF_REG_NVM_T_RP_SHDW_MASK (0xf << 20)
  190. #define EMIF_REG_NVM_T_WRA_SHDW_SHIFT 16
  191. #define EMIF_REG_NVM_T_WRA_SHDW_MASK (0xf << 16)
  192. #define EMIF_REG_NVM_T_RRD_SHDW_SHIFT 8
  193. #define EMIF_REG_NVM_T_RRD_SHDW_MASK (0xff << 8)
  194. #define EMIF_REG_NVM_T_RCDMIN_SHDW_SHIFT 0
  195. #define EMIF_REG_NVM_T_RCDMIN_SHDW_MASK (0xff << 0)
  196. /* PWR_MGMT_CTRL */
  197. #define EMIF_REG_IDLEMODE_SHIFT 30
  198. #define EMIF_REG_IDLEMODE_MASK (0x3 << 30)
  199. #define EMIF_REG_PD_TIM_SHIFT 12
  200. #define EMIF_REG_PD_TIM_MASK (0xf << 12)
  201. #define EMIF_REG_DPD_EN_SHIFT 11
  202. #define EMIF_REG_DPD_EN_MASK (1 << 11)
  203. #define EMIF_REG_LP_MODE_SHIFT 8
  204. #define EMIF_REG_LP_MODE_MASK (0x7 << 8)
  205. #define EMIF_REG_SR_TIM_SHIFT 4
  206. #define EMIF_REG_SR_TIM_MASK (0xf << 4)
  207. #define EMIF_REG_CS_TIM_SHIFT 0
  208. #define EMIF_REG_CS_TIM_MASK (0xf << 0)
  209. /* PWR_MGMT_CTRL_SHDW */
  210. #define EMIF_REG_PD_TIM_SHDW_SHIFT 12
  211. #define EMIF_REG_PD_TIM_SHDW_MASK (0xf << 12)
  212. #define EMIF_REG_SR_TIM_SHDW_SHIFT 4
  213. #define EMIF_REG_SR_TIM_SHDW_MASK (0xf << 4)
  214. #define EMIF_REG_CS_TIM_SHDW_SHIFT 0
  215. #define EMIF_REG_CS_TIM_SHDW_MASK (0xf << 0)
  216. /* LPDDR2_MODE_REG_DATA */
  217. #define EMIF_REG_VALUE_0_SHIFT 0
  218. #define EMIF_REG_VALUE_0_MASK (0x7f << 0)
  219. /* LPDDR2_MODE_REG_CFG */
  220. #define EMIF_REG_CS_SHIFT 31
  221. #define EMIF_REG_CS_MASK (1 << 31)
  222. #define EMIF_REG_REFRESH_EN_SHIFT 30
  223. #define EMIF_REG_REFRESH_EN_MASK (1 << 30)
  224. #define EMIF_REG_ADDRESS_SHIFT 0
  225. #define EMIF_REG_ADDRESS_MASK (0xff << 0)
  226. /* OCP_CONFIG */
  227. #define EMIF_REG_SYS_THRESH_MAX_SHIFT 24
  228. #define EMIF_REG_SYS_THRESH_MAX_MASK (0xf << 24)
  229. #define EMIF_REG_MPU_THRESH_MAX_SHIFT 20
  230. #define EMIF_REG_MPU_THRESH_MAX_MASK (0xf << 20)
  231. #define EMIF_REG_LL_THRESH_MAX_SHIFT 16
  232. #define EMIF_REG_LL_THRESH_MAX_MASK (0xf << 16)
  233. #define EMIF_REG_PR_OLD_COUNT_SHIFT 0
  234. #define EMIF_REG_PR_OLD_COUNT_MASK (0xff << 0)
  235. /* OCP_CFG_VAL_1 */
  236. #define EMIF_REG_SYS_BUS_WIDTH_SHIFT 30
  237. #define EMIF_REG_SYS_BUS_WIDTH_MASK (0x3 << 30)
  238. #define EMIF_REG_LL_BUS_WIDTH_SHIFT 28
  239. #define EMIF_REG_LL_BUS_WIDTH_MASK (0x3 << 28)
  240. #define EMIF_REG_WR_FIFO_DEPTH_SHIFT 8
  241. #define EMIF_REG_WR_FIFO_DEPTH_MASK (0xff << 8)
  242. #define EMIF_REG_CMD_FIFO_DEPTH_SHIFT 0
  243. #define EMIF_REG_CMD_FIFO_DEPTH_MASK (0xff << 0)
  244. /* OCP_CFG_VAL_2 */
  245. #define EMIF_REG_RREG_FIFO_DEPTH_SHIFT 16
  246. #define EMIF_REG_RREG_FIFO_DEPTH_MASK (0xff << 16)
  247. #define EMIF_REG_RSD_FIFO_DEPTH_SHIFT 8
  248. #define EMIF_REG_RSD_FIFO_DEPTH_MASK (0xff << 8)
  249. #define EMIF_REG_RCMD_FIFO_DEPTH_SHIFT 0
  250. #define EMIF_REG_RCMD_FIFO_DEPTH_MASK (0xff << 0)
  251. /* IODFT_TLGC */
  252. #define EMIF_REG_TLEC_SHIFT 16
  253. #define EMIF_REG_TLEC_MASK (0xffff << 16)
  254. #define EMIF_REG_MT_SHIFT 14
  255. #define EMIF_REG_MT_MASK (1 << 14)
  256. #define EMIF_REG_ACT_CAP_EN_SHIFT 13
  257. #define EMIF_REG_ACT_CAP_EN_MASK (1 << 13)
  258. #define EMIF_REG_OPG_LD_SHIFT 12
  259. #define EMIF_REG_OPG_LD_MASK (1 << 12)
  260. #define EMIF_REG_RESET_PHY_SHIFT 10
  261. #define EMIF_REG_RESET_PHY_MASK (1 << 10)
  262. #define EMIF_REG_MMS_SHIFT 8
  263. #define EMIF_REG_MMS_MASK (1 << 8)
  264. #define EMIF_REG_MC_SHIFT 4
  265. #define EMIF_REG_MC_MASK (0x3 << 4)
  266. #define EMIF_REG_PC_SHIFT 1
  267. #define EMIF_REG_PC_MASK (0x7 << 1)
  268. #define EMIF_REG_TM_SHIFT 0
  269. #define EMIF_REG_TM_MASK (1 << 0)
  270. /* IODFT_CTRL_MISR_RSLT */
  271. #define EMIF_REG_DQM_TLMR_SHIFT 16
  272. #define EMIF_REG_DQM_TLMR_MASK (0x3ff << 16)
  273. #define EMIF_REG_CTL_TLMR_SHIFT 0
  274. #define EMIF_REG_CTL_TLMR_MASK (0x7ff << 0)
  275. /* IODFT_ADDR_MISR_RSLT */
  276. #define EMIF_REG_ADDR_TLMR_SHIFT 0
  277. #define EMIF_REG_ADDR_TLMR_MASK (0x1fffff << 0)
  278. /* IODFT_DATA_MISR_RSLT_1 */
  279. #define EMIF_REG_DATA_TLMR_31_0_SHIFT 0
  280. #define EMIF_REG_DATA_TLMR_31_0_MASK (0xffffffff << 0)
  281. /* IODFT_DATA_MISR_RSLT_2 */
  282. #define EMIF_REG_DATA_TLMR_63_32_SHIFT 0
  283. #define EMIF_REG_DATA_TLMR_63_32_MASK (0xffffffff << 0)
  284. /* IODFT_DATA_MISR_RSLT_3 */
  285. #define EMIF_REG_DATA_TLMR_66_64_SHIFT 0
  286. #define EMIF_REG_DATA_TLMR_66_64_MASK (0x7 << 0)
  287. /* PERF_CNT_1 */
  288. #define EMIF_REG_COUNTER1_SHIFT 0
  289. #define EMIF_REG_COUNTER1_MASK (0xffffffff << 0)
  290. /* PERF_CNT_2 */
  291. #define EMIF_REG_COUNTER2_SHIFT 0
  292. #define EMIF_REG_COUNTER2_MASK (0xffffffff << 0)
  293. /* PERF_CNT_CFG */
  294. #define EMIF_REG_CNTR2_MCONNID_EN_SHIFT 31
  295. #define EMIF_REG_CNTR2_MCONNID_EN_MASK (1 << 31)
  296. #define EMIF_REG_CNTR2_REGION_EN_SHIFT 30
  297. #define EMIF_REG_CNTR2_REGION_EN_MASK (1 << 30)
  298. #define EMIF_REG_CNTR2_CFG_SHIFT 16
  299. #define EMIF_REG_CNTR2_CFG_MASK (0xf << 16)
  300. #define EMIF_REG_CNTR1_MCONNID_EN_SHIFT 15
  301. #define EMIF_REG_CNTR1_MCONNID_EN_MASK (1 << 15)
  302. #define EMIF_REG_CNTR1_REGION_EN_SHIFT 14
  303. #define EMIF_REG_CNTR1_REGION_EN_MASK (1 << 14)
  304. #define EMIF_REG_CNTR1_CFG_SHIFT 0
  305. #define EMIF_REG_CNTR1_CFG_MASK (0xf << 0)
  306. /* PERF_CNT_SEL */
  307. #define EMIF_REG_MCONNID2_SHIFT 24
  308. #define EMIF_REG_MCONNID2_MASK (0xff << 24)
  309. #define EMIF_REG_REGION_SEL2_SHIFT 16
  310. #define EMIF_REG_REGION_SEL2_MASK (0x3 << 16)
  311. #define EMIF_REG_MCONNID1_SHIFT 8
  312. #define EMIF_REG_MCONNID1_MASK (0xff << 8)
  313. #define EMIF_REG_REGION_SEL1_SHIFT 0
  314. #define EMIF_REG_REGION_SEL1_MASK (0x3 << 0)
  315. /* PERF_CNT_TIM */
  316. #define EMIF_REG_TOTAL_TIME_SHIFT 0
  317. #define EMIF_REG_TOTAL_TIME_MASK (0xffffffff << 0)
  318. /* READ_IDLE_CTRL */
  319. #define EMIF_REG_READ_IDLE_LEN_SHIFT 16
  320. #define EMIF_REG_READ_IDLE_LEN_MASK (0xf << 16)
  321. #define EMIF_REG_READ_IDLE_INTERVAL_SHIFT 0
  322. #define EMIF_REG_READ_IDLE_INTERVAL_MASK (0x1ff << 0)
  323. /* READ_IDLE_CTRL_SHDW */
  324. #define EMIF_REG_READ_IDLE_LEN_SHDW_SHIFT 16
  325. #define EMIF_REG_READ_IDLE_LEN_SHDW_MASK (0xf << 16)
  326. #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_SHIFT 0
  327. #define EMIF_REG_READ_IDLE_INTERVAL_SHDW_MASK (0x1ff << 0)
  328. /* IRQ_EOI */
  329. #define EMIF_REG_EOI_SHIFT 0
  330. #define EMIF_REG_EOI_MASK (1 << 0)
  331. /* IRQSTATUS_RAW_SYS */
  332. #define EMIF_REG_DNV_SYS_SHIFT 2
  333. #define EMIF_REG_DNV_SYS_MASK (1 << 2)
  334. #define EMIF_REG_TA_SYS_SHIFT 1
  335. #define EMIF_REG_TA_SYS_MASK (1 << 1)
  336. #define EMIF_REG_ERR_SYS_SHIFT 0
  337. #define EMIF_REG_ERR_SYS_MASK (1 << 0)
  338. /* IRQSTATUS_RAW_LL */
  339. #define EMIF_REG_DNV_LL_SHIFT 2
  340. #define EMIF_REG_DNV_LL_MASK (1 << 2)
  341. #define EMIF_REG_TA_LL_SHIFT 1
  342. #define EMIF_REG_TA_LL_MASK (1 << 1)
  343. #define EMIF_REG_ERR_LL_SHIFT 0
  344. #define EMIF_REG_ERR_LL_MASK (1 << 0)
  345. /* IRQSTATUS_SYS */
  346. /* IRQSTATUS_LL */
  347. /* IRQENABLE_SET_SYS */
  348. #define EMIF_REG_EN_DNV_SYS_SHIFT 2
  349. #define EMIF_REG_EN_DNV_SYS_MASK (1 << 2)
  350. #define EMIF_REG_EN_TA_SYS_SHIFT 1
  351. #define EMIF_REG_EN_TA_SYS_MASK (1 << 1)
  352. #define EMIF_REG_EN_ERR_SYS_SHIFT 0
  353. #define EMIF_REG_EN_ERR_SYS_MASK (1 << 0)
  354. /* IRQENABLE_SET_LL */
  355. #define EMIF_REG_EN_DNV_LL_SHIFT 2
  356. #define EMIF_REG_EN_DNV_LL_MASK (1 << 2)
  357. #define EMIF_REG_EN_TA_LL_SHIFT 1
  358. #define EMIF_REG_EN_TA_LL_MASK (1 << 1)
  359. #define EMIF_REG_EN_ERR_LL_SHIFT 0
  360. #define EMIF_REG_EN_ERR_LL_MASK (1 << 0)
  361. /* IRQENABLE_CLR_SYS */
  362. /* IRQENABLE_CLR_LL */
  363. /* ZQ_CONFIG */
  364. #define EMIF_REG_ZQ_CS1EN_SHIFT 31
  365. #define EMIF_REG_ZQ_CS1EN_MASK (1 << 31)
  366. #define EMIF_REG_ZQ_CS0EN_SHIFT 30
  367. #define EMIF_REG_ZQ_CS0EN_MASK (1 << 30)
  368. #define EMIF_REG_ZQ_DUALCALEN_SHIFT 29
  369. #define EMIF_REG_ZQ_DUALCALEN_MASK (1 << 29)
  370. #define EMIF_REG_ZQ_SFEXITEN_SHIFT 28
  371. #define EMIF_REG_ZQ_SFEXITEN_MASK (1 << 28)
  372. #define EMIF_REG_ZQ_ZQINIT_MULT_SHIFT 18
  373. #define EMIF_REG_ZQ_ZQINIT_MULT_MASK (0x3 << 18)
  374. #define EMIF_REG_ZQ_ZQCL_MULT_SHIFT 16
  375. #define EMIF_REG_ZQ_ZQCL_MULT_MASK (0x3 << 16)
  376. #define EMIF_REG_ZQ_REFINTERVAL_SHIFT 0
  377. #define EMIF_REG_ZQ_REFINTERVAL_MASK (0xffff << 0)
  378. /* TEMP_ALERT_CONFIG */
  379. #define EMIF_REG_TA_CS1EN_SHIFT 31
  380. #define EMIF_REG_TA_CS1EN_MASK (1 << 31)
  381. #define EMIF_REG_TA_CS0EN_SHIFT 30
  382. #define EMIF_REG_TA_CS0EN_MASK (1 << 30)
  383. #define EMIF_REG_TA_SFEXITEN_SHIFT 28
  384. #define EMIF_REG_TA_SFEXITEN_MASK (1 << 28)
  385. #define EMIF_REG_TA_DEVWDT_SHIFT 26
  386. #define EMIF_REG_TA_DEVWDT_MASK (0x3 << 26)
  387. #define EMIF_REG_TA_DEVCNT_SHIFT 24
  388. #define EMIF_REG_TA_DEVCNT_MASK (0x3 << 24)
  389. #define EMIF_REG_TA_REFINTERVAL_SHIFT 0
  390. #define EMIF_REG_TA_REFINTERVAL_MASK (0x3fffff << 0)
  391. /* OCP_ERR_LOG */
  392. #define EMIF_REG_MADDRSPACE_SHIFT 14
  393. #define EMIF_REG_MADDRSPACE_MASK (0x3 << 14)
  394. #define EMIF_REG_MBURSTSEQ_SHIFT 11
  395. #define EMIF_REG_MBURSTSEQ_MASK (0x7 << 11)
  396. #define EMIF_REG_MCMD_SHIFT 8
  397. #define EMIF_REG_MCMD_MASK (0x7 << 8)
  398. #define EMIF_REG_MCONNID_SHIFT 0
  399. #define EMIF_REG_MCONNID_MASK (0xff << 0)
  400. /* DDR_PHY_CTRL_1 */
  401. #define EMIF_REG_DDR_PHY_CTRL_1_SHIFT 4
  402. #define EMIF_REG_DDR_PHY_CTRL_1_MASK (0xfffffff << 4)
  403. #define EMIF_REG_READ_LATENCY_SHIFT 0
  404. #define EMIF_REG_READ_LATENCY_MASK (0xf << 0)
  405. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHIFT 4
  406. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_MASK (0xFF << 4)
  407. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHIFT 12
  408. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_MASK (0xFFFFF << 12)
  409. /* DDR_PHY_CTRL_1_SHDW */
  410. #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_SHIFT 4
  411. #define EMIF_REG_DDR_PHY_CTRL_1_SHDW_MASK (0xfffffff << 4)
  412. #define EMIF_REG_READ_LATENCY_SHDW_SHIFT 0
  413. #define EMIF_REG_READ_LATENCY_SHDW_MASK (0xf << 0)
  414. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_SHIFT 4
  415. #define EMIF_REG_DLL_SLAVE_DLY_CTRL_SHDW_MASK (0xFF << 4)
  416. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_SHIFT 12
  417. #define EMIF_EMIF_DDR_PHY_CTRL_1_BASE_VAL_SHDW_MASK (0xFFFFF << 12)
  418. /* DDR_PHY_CTRL_2 */
  419. #define EMIF_REG_DDR_PHY_CTRL_2_SHIFT 0
  420. #define EMIF_REG_DDR_PHY_CTRL_2_MASK (0xffffffff << 0)
  421. /*EMIF_READ_WRITE_LEVELING_CONTROL*/
  422. #define EMIF_REG_RDWRLVLFULL_START_SHIFT 31
  423. #define EMIF_REG_RDWRLVLFULL_START_MASK (1 << 31)
  424. #define EMIF_REG_RDWRLVLINC_PRE_SHIFT 24
  425. #define EMIF_REG_RDWRLVLINC_PRE_MASK (0x7F << 24)
  426. #define EMIF_REG_RDLVLINC_INT_SHIFT 16
  427. #define EMIF_REG_RDLVLINC_INT_MASK (0xFF << 16)
  428. #define EMIF_REG_RDLVLGATEINC_INT_SHIFT 8
  429. #define EMIF_REG_RDLVLGATEINC_INT_MASK (0xFF << 8)
  430. #define EMIF_REG_WRLVLINC_INT_SHIFT 0
  431. #define EMIF_REG_WRLVLINC_INT_MASK (0xFF << 0)
  432. /*EMIF_READ_WRITE_LEVELING_RAMP_CONTROL*/
  433. #define EMIF_REG_RDWRLVL_EN_SHIFT 31
  434. #define EMIF_REG_RDWRLVL_EN_MASK (1 << 31)
  435. #define EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT 24
  436. #define EMIF_REG_RDWRLVLINC_RMP_PRE_MASK (0x7F << 24)
  437. #define EMIF_REG_RDLVLINC_RMP_INT_SHIFT 16
  438. #define EMIF_REG_RDLVLINC_RMP_INT_MASK (0xFF << 16)
  439. #define EMIF_REG_RDLVLGATEINC_RMP_INT_SHIFT 8
  440. #define EMIF_REG_RDLVLGATEINC_RMP_INT_MASK (0xFF << 8)
  441. #define EMIF_REG_WRLVLINC_RMP_INT_SHIFT 0
  442. #define EMIF_REG_WRLVLINC_RMP_INT_MASK (0xFF << 0)
  443. /*EMIF_READ_WRITE_LEVELING_RAMP_WINDOW*/
  444. #define EMIF_REG_RDWRLVLINC_RMP_WIN_SHIFT 0
  445. #define EMIF_REG_RDWRLVLINC_RMP_WIN_MASK (0x1FFF << 0)
  446. /*Leveling Fields */
  447. #define DDR3_WR_LVL_INT 0x73
  448. #define DDR3_RD_LVL_INT 0x33
  449. #define DDR3_RD_LVL_GATE_INT 0x59
  450. #define RD_RW_LVL_INC_PRE 0x0
  451. #define DDR3_FULL_LVL (1 << EMIF_REG_RDWRLVL_EN_SHIFT)
  452. #define DDR3_INC_LVL ((DDR3_WR_LVL_INT << EMIF_REG_WRLVLINC_INT_SHIFT) \
  453. | (DDR3_RD_LVL_GATE_INT << EMIF_REG_RDLVLGATEINC_INT_SHIFT) \
  454. | (DDR3_RD_LVL_INT << EMIF_REG_RDLVLINC_RMP_INT_SHIFT) \
  455. | (RD_RW_LVL_INC_PRE << EMIF_REG_RDWRLVLINC_RMP_PRE_SHIFT))
  456. #define SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES 0x0000C1A7
  457. #define SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES 0x000001A7
  458. /* DMM */
  459. #define DMM_BASE 0x4E000040
  460. /* Memory Adapter */
  461. #define MA_BASE 0x482AF040
  462. /* DMM_LISA_MAP */
  463. #define EMIF_SYS_ADDR_SHIFT 24
  464. #define EMIF_SYS_ADDR_MASK (0xff << 24)
  465. #define EMIF_SYS_SIZE_SHIFT 20
  466. #define EMIF_SYS_SIZE_MASK (0x7 << 20)
  467. #define EMIF_SDRC_INTL_SHIFT 18
  468. #define EMIF_SDRC_INTL_MASK (0x3 << 18)
  469. #define EMIF_SDRC_ADDRSPC_SHIFT 16
  470. #define EMIF_SDRC_ADDRSPC_MASK (0x3 << 16)
  471. #define EMIF_SDRC_MAP_SHIFT 8
  472. #define EMIF_SDRC_MAP_MASK (0x3 << 8)
  473. #define EMIF_SDRC_ADDR_SHIFT 0
  474. #define EMIF_SDRC_ADDR_MASK (0xff << 0)
  475. /* DMM_LISA_MAP fields */
  476. #define DMM_SDRC_MAP_UNMAPPED 0
  477. #define DMM_SDRC_MAP_EMIF1_ONLY 1
  478. #define DMM_SDRC_MAP_EMIF2_ONLY 2
  479. #define DMM_SDRC_MAP_EMIF1_AND_EMIF2 3
  480. #define DMM_SDRC_INTL_NONE 0
  481. #define DMM_SDRC_INTL_128B 1
  482. #define DMM_SDRC_INTL_256B 2
  483. #define DMM_SDRC_INTL_512 3
  484. #define DMM_SDRC_ADDR_SPC_SDRAM 0
  485. #define DMM_SDRC_ADDR_SPC_NVM 1
  486. #define DMM_SDRC_ADDR_SPC_INVALID 2
  487. #define DMM_LISA_MAP_INTERLEAVED_BASE_VAL (\
  488. (DMM_SDRC_MAP_EMIF1_AND_EMIF2 << EMIF_SDRC_MAP_SHIFT) |\
  489. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT) |\
  490. (DMM_SDRC_INTL_128B << EMIF_SDRC_INTL_SHIFT) |\
  491. (CONFIG_SYS_SDRAM_BASE << EMIF_SYS_ADDR_SHIFT))
  492. #define DMM_LISA_MAP_EMIF1_ONLY_BASE_VAL (\
  493. (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  494. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
  495. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
  496. #define DMM_LISA_MAP_EMIF2_ONLY_BASE_VAL (\
  497. (DMM_SDRC_MAP_EMIF2_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  498. (DMM_SDRC_ADDR_SPC_SDRAM << EMIF_SDRC_ADDRSPC_SHIFT)|\
  499. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT))
  500. /* Trap for invalid TILER PAT entries */
  501. #define DMM_LISA_MAP_0_INVAL_ADDR_TRAP (\
  502. (0 << EMIF_SDRC_ADDR_SHIFT) |\
  503. (DMM_SDRC_MAP_EMIF1_ONLY << EMIF_SDRC_MAP_SHIFT)|\
  504. (DMM_SDRC_ADDR_SPC_INVALID << EMIF_SDRC_ADDRSPC_SHIFT)|\
  505. (DMM_SDRC_INTL_NONE << EMIF_SDRC_INTL_SHIFT)|\
  506. (0xFF << EMIF_SYS_ADDR_SHIFT))
  507. #define EMIF_EXT_PHY_CTRL_TIMING_REG 0x5
  508. #define EMIF_EXT_PHY_CTRL_CONST_REG 0x13
  509. /* Reg mapping structure */
  510. struct emif_reg_struct {
  511. u32 emif_mod_id_rev;
  512. u32 emif_status;
  513. u32 emif_sdram_config;
  514. u32 emif_lpddr2_nvm_config;
  515. u32 emif_sdram_ref_ctrl;
  516. u32 emif_sdram_ref_ctrl_shdw;
  517. u32 emif_sdram_tim_1;
  518. u32 emif_sdram_tim_1_shdw;
  519. u32 emif_sdram_tim_2;
  520. u32 emif_sdram_tim_2_shdw;
  521. u32 emif_sdram_tim_3;
  522. u32 emif_sdram_tim_3_shdw;
  523. u32 emif_lpddr2_nvm_tim;
  524. u32 emif_lpddr2_nvm_tim_shdw;
  525. u32 emif_pwr_mgmt_ctrl;
  526. u32 emif_pwr_mgmt_ctrl_shdw;
  527. u32 emif_lpddr2_mode_reg_data;
  528. u32 padding1[1];
  529. u32 emif_lpddr2_mode_reg_data_es2;
  530. u32 padding11[1];
  531. u32 emif_lpddr2_mode_reg_cfg;
  532. u32 emif_l3_config;
  533. u32 emif_l3_cfg_val_1;
  534. u32 emif_l3_cfg_val_2;
  535. u32 emif_iodft_tlgc;
  536. u32 padding2[7];
  537. u32 emif_perf_cnt_1;
  538. u32 emif_perf_cnt_2;
  539. u32 emif_perf_cnt_cfg;
  540. u32 emif_perf_cnt_sel;
  541. u32 emif_perf_cnt_tim;
  542. u32 padding3;
  543. u32 emif_read_idlectrl;
  544. u32 emif_read_idlectrl_shdw;
  545. u32 padding4;
  546. u32 emif_irqstatus_raw_sys;
  547. u32 emif_irqstatus_raw_ll;
  548. u32 emif_irqstatus_sys;
  549. u32 emif_irqstatus_ll;
  550. u32 emif_irqenable_set_sys;
  551. u32 emif_irqenable_set_ll;
  552. u32 emif_irqenable_clr_sys;
  553. u32 emif_irqenable_clr_ll;
  554. u32 padding5;
  555. u32 emif_zq_config;
  556. u32 emif_temp_alert_config;
  557. u32 emif_l3_err_log;
  558. u32 emif_rd_wr_lvl_rmp_win;
  559. u32 emif_rd_wr_lvl_rmp_ctl;
  560. u32 emif_rd_wr_lvl_ctl;
  561. u32 padding6[1];
  562. u32 emif_ddr_phy_ctrl_1;
  563. u32 emif_ddr_phy_ctrl_1_shdw;
  564. u32 emif_ddr_phy_ctrl_2;
  565. u32 padding7[12];
  566. u32 emif_rd_wr_exec_thresh;
  567. u32 padding8[55];
  568. u32 emif_ddr_ext_phy_ctrl_1;
  569. u32 emif_ddr_ext_phy_ctrl_1_shdw;
  570. u32 emif_ddr_ext_phy_ctrl_2;
  571. u32 emif_ddr_ext_phy_ctrl_2_shdw;
  572. u32 emif_ddr_ext_phy_ctrl_3;
  573. u32 emif_ddr_ext_phy_ctrl_3_shdw;
  574. u32 emif_ddr_ext_phy_ctrl_4;
  575. u32 emif_ddr_ext_phy_ctrl_4_shdw;
  576. u32 emif_ddr_ext_phy_ctrl_5;
  577. u32 emif_ddr_ext_phy_ctrl_5_shdw;
  578. u32 emif_ddr_ext_phy_ctrl_6;
  579. u32 emif_ddr_ext_phy_ctrl_6_shdw;
  580. u32 emif_ddr_ext_phy_ctrl_7;
  581. u32 emif_ddr_ext_phy_ctrl_7_shdw;
  582. u32 emif_ddr_ext_phy_ctrl_8;
  583. u32 emif_ddr_ext_phy_ctrl_8_shdw;
  584. u32 emif_ddr_ext_phy_ctrl_9;
  585. u32 emif_ddr_ext_phy_ctrl_9_shdw;
  586. u32 emif_ddr_ext_phy_ctrl_10;
  587. u32 emif_ddr_ext_phy_ctrl_10_shdw;
  588. u32 emif_ddr_ext_phy_ctrl_11;
  589. u32 emif_ddr_ext_phy_ctrl_11_shdw;
  590. u32 emif_ddr_ext_phy_ctrl_12;
  591. u32 emif_ddr_ext_phy_ctrl_12_shdw;
  592. u32 emif_ddr_ext_phy_ctrl_13;
  593. u32 emif_ddr_ext_phy_ctrl_13_shdw;
  594. u32 emif_ddr_ext_phy_ctrl_14;
  595. u32 emif_ddr_ext_phy_ctrl_14_shdw;
  596. u32 emif_ddr_ext_phy_ctrl_15;
  597. u32 emif_ddr_ext_phy_ctrl_15_shdw;
  598. u32 emif_ddr_ext_phy_ctrl_16;
  599. u32 emif_ddr_ext_phy_ctrl_16_shdw;
  600. u32 emif_ddr_ext_phy_ctrl_17;
  601. u32 emif_ddr_ext_phy_ctrl_17_shdw;
  602. u32 emif_ddr_ext_phy_ctrl_18;
  603. u32 emif_ddr_ext_phy_ctrl_18_shdw;
  604. u32 emif_ddr_ext_phy_ctrl_19;
  605. u32 emif_ddr_ext_phy_ctrl_19_shdw;
  606. u32 emif_ddr_ext_phy_ctrl_20;
  607. u32 emif_ddr_ext_phy_ctrl_20_shdw;
  608. u32 emif_ddr_ext_phy_ctrl_21;
  609. u32 emif_ddr_ext_phy_ctrl_21_shdw;
  610. u32 emif_ddr_ext_phy_ctrl_22;
  611. u32 emif_ddr_ext_phy_ctrl_22_shdw;
  612. u32 emif_ddr_ext_phy_ctrl_23;
  613. u32 emif_ddr_ext_phy_ctrl_23_shdw;
  614. u32 emif_ddr_ext_phy_ctrl_24;
  615. u32 emif_ddr_ext_phy_ctrl_24_shdw;
  616. };
  617. struct dmm_lisa_map_regs {
  618. u32 dmm_lisa_map_0;
  619. u32 dmm_lisa_map_1;
  620. u32 dmm_lisa_map_2;
  621. u32 dmm_lisa_map_3;
  622. };
  623. extern const u32 ext_phy_ctrl_const_base[EMIF_EXT_PHY_CTRL_CONST_REG];
  624. extern const u32 ddr3_ext_phy_ctrl_const_base[EMIF_EXT_PHY_CTRL_CONST_REG];
  625. #define CS0 0
  626. #define CS1 1
  627. /* The maximum frequency at which the LPDDR2 interface can operate in Hz*/
  628. #define MAX_LPDDR2_FREQ 400000000 /* 400 MHz */
  629. /*
  630. * The period of DDR clk is represented as numerator and denominator for
  631. * better accuracy in integer based calculations. However, if the numerator
  632. * and denominator are very huge there may be chances of overflow in
  633. * calculations. So, as a trade-off keep denominator(and consequently
  634. * numerator) within a limit sacrificing some accuracy - but not much
  635. * If denominator and numerator are already small (such as at 400 MHz)
  636. * no adjustment is needed
  637. */
  638. #define EMIF_PERIOD_DEN_LIMIT 1000
  639. /*
  640. * Maximum number of different frequencies supported by EMIF driver
  641. * Determines the number of entries in the pointer array for register
  642. * cache
  643. */
  644. #define EMIF_MAX_NUM_FREQUENCIES 6
  645. /*
  646. * Indices into the Addressing Table array.
  647. * One entry each for all the different types of devices with different
  648. * addressing schemes
  649. */
  650. #define ADDR_TABLE_INDEX64M 0
  651. #define ADDR_TABLE_INDEX128M 1
  652. #define ADDR_TABLE_INDEX256M 2
  653. #define ADDR_TABLE_INDEX512M 3
  654. #define ADDR_TABLE_INDEX1GS4 4
  655. #define ADDR_TABLE_INDEX2GS4 5
  656. #define ADDR_TABLE_INDEX4G 6
  657. #define ADDR_TABLE_INDEX8G 7
  658. #define ADDR_TABLE_INDEX1GS2 8
  659. #define ADDR_TABLE_INDEX2GS2 9
  660. #define ADDR_TABLE_INDEXMAX 10
  661. /* Number of Row bits */
  662. #define ROW_9 0
  663. #define ROW_10 1
  664. #define ROW_11 2
  665. #define ROW_12 3
  666. #define ROW_13 4
  667. #define ROW_14 5
  668. #define ROW_15 6
  669. #define ROW_16 7
  670. /* Number of Column bits */
  671. #define COL_8 0
  672. #define COL_9 1
  673. #define COL_10 2
  674. #define COL_11 3
  675. #define COL_7 4 /*Not supported by OMAP included for completeness */
  676. /* Number of Banks*/
  677. #define BANKS1 0
  678. #define BANKS2 1
  679. #define BANKS4 2
  680. #define BANKS8 3
  681. /* Refresh rate in micro seconds x 10 */
  682. #define T_REFI_15_6 156
  683. #define T_REFI_7_8 78
  684. #define T_REFI_3_9 39
  685. #define EBANK_CS1_DIS 0
  686. #define EBANK_CS1_EN 1
  687. /* Read Latency used by the device at reset */
  688. #define RL_BOOT 3
  689. /* Read Latency for the highest frequency you want to use */
  690. #ifdef CONFIG_OMAP54XX
  691. #define RL_FINAL 8
  692. #else
  693. #define RL_FINAL 6
  694. #endif
  695. /* Interleaving policies at EMIF level- between banks and Chip Selects */
  696. #define EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING 0
  697. #define EMIF_INTERLEAVING_POLICY_NO_BANK_INTERLEAVING 3
  698. /*
  699. * Interleaving policy to be used
  700. * Currently set to MAX interleaving for better performance
  701. */
  702. #define EMIF_INTERLEAVING_POLICY EMIF_INTERLEAVING_POLICY_MAX_INTERLEAVING
  703. /* State of the core voltage:
  704. * This is important for some parameters such as read idle control and
  705. * ZQ calibration timings. Timings are much stricter when voltage ramp
  706. * is happening compared to when the voltage is stable.
  707. * We need to calculate two sets of values for these parameters and use
  708. * them accordingly
  709. */
  710. #define LPDDR2_VOLTAGE_STABLE 0
  711. #define LPDDR2_VOLTAGE_RAMPING 1
  712. /* Length of the forced read idle period in terms of cycles */
  713. #define EMIF_REG_READ_IDLE_LEN_VAL 5
  714. /* Interval between forced 'read idles' */
  715. /* To be used when voltage is changed for DPS/DVFS - 1us */
  716. #define READ_IDLE_INTERVAL_DVFS (1*1000)
  717. /*
  718. * To be used when voltage is not scaled except by Smart Reflex
  719. * 50us - or maximum value will do
  720. */
  721. #define READ_IDLE_INTERVAL_NORMAL (50*1000)
  722. /*
  723. * Unless voltage is changing due to DVFS one ZQCS command every 50ms should
  724. * be enough. This shoule be enough also in the case when voltage is changing
  725. * due to smart-reflex.
  726. */
  727. #define EMIF_ZQCS_INTERVAL_NORMAL_IN_US (50*1000)
  728. /*
  729. * If voltage is changing due to DVFS ZQCS should be performed more
  730. * often(every 50us)
  731. */
  732. #define EMIF_ZQCS_INTERVAL_DVFS_IN_US 50
  733. /* The interval between ZQCL commands as a multiple of ZQCS interval */
  734. #define REG_ZQ_ZQCL_MULT 4
  735. /* The interval between ZQINIT commands as a multiple of ZQCL interval */
  736. #define REG_ZQ_ZQINIT_MULT 3
  737. /* Enable ZQ Calibration on exiting Self-refresh */
  738. #define REG_ZQ_SFEXITEN_ENABLE 1
  739. /*
  740. * ZQ Calibration simultaneously on both chip-selects:
  741. * Needs one calibration resistor per CS
  742. * None of the boards that we know of have this capability
  743. * So disabled by default
  744. */
  745. #define REG_ZQ_DUALCALEN_DISABLE 0
  746. /*
  747. * Enable ZQ Calibration by default on CS0. If we are asked to program
  748. * the EMIF there will be something connected to CS0 for sure
  749. */
  750. #define REG_ZQ_CS0EN_ENABLE 1
  751. /* EMIF_PWR_MGMT_CTRL register */
  752. /* Low power modes */
  753. #define LP_MODE_DISABLE 0
  754. #define LP_MODE_CLOCK_STOP 1
  755. #define LP_MODE_SELF_REFRESH 2
  756. #define LP_MODE_PWR_DN 3
  757. /* REG_DPD_EN */
  758. #define DPD_DISABLE 0
  759. #define DPD_ENABLE 1
  760. /* Maximum delay before Low Power Modes */
  761. #ifndef CONFIG_OMAP54XX
  762. #define REG_CS_TIM 0xF
  763. #else
  764. #define REG_CS_TIM 0x0
  765. #endif
  766. #define REG_SR_TIM 0xF
  767. #define REG_PD_TIM 0xF
  768. /* EMIF_PWR_MGMT_CTRL register */
  769. #define EMIF_PWR_MGMT_CTRL (\
  770. ((REG_CS_TIM << EMIF_REG_CS_TIM_SHIFT) & EMIF_REG_CS_TIM_MASK)|\
  771. ((REG_SR_TIM << EMIF_REG_SR_TIM_SHIFT) & EMIF_REG_SR_TIM_MASK)|\
  772. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
  773. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHIFT) & EMIF_REG_PD_TIM_MASK)|\
  774. ((LP_MODE_DISABLE << EMIF_REG_LP_MODE_SHIFT)\
  775. & EMIF_REG_LP_MODE_MASK) |\
  776. ((DPD_DISABLE << EMIF_REG_DPD_EN_SHIFT)\
  777. & EMIF_REG_DPD_EN_MASK))\
  778. #define EMIF_PWR_MGMT_CTRL_SHDW (\
  779. ((REG_CS_TIM << EMIF_REG_CS_TIM_SHDW_SHIFT)\
  780. & EMIF_REG_CS_TIM_SHDW_MASK) |\
  781. ((REG_SR_TIM << EMIF_REG_SR_TIM_SHDW_SHIFT)\
  782. & EMIF_REG_SR_TIM_SHDW_MASK) |\
  783. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
  784. & EMIF_REG_PD_TIM_SHDW_MASK) |\
  785. ((REG_PD_TIM << EMIF_REG_PD_TIM_SHDW_SHIFT)\
  786. & EMIF_REG_PD_TIM_SHDW_MASK))
  787. /* EMIF_L3_CONFIG register value */
  788. #define EMIF_L3_CONFIG_VAL_SYS_10_LL_0 0x0A0000FF
  789. #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_3_LL_0 0x0A300000
  790. #define EMIF_L3_CONFIG_VAL_SYS_10_MPU_5_LL_0 0x0A500000
  791. /*
  792. * Value of bits 12:31 of DDR_PHY_CTRL_1 register:
  793. * All these fields have magic values dependent on frequency and
  794. * determined by PHY and DLL integration with EMIF. Setting the magic
  795. * values suggested by hw team.
  796. */
  797. #define EMIF_DDR_PHY_CTRL_1_BASE_VAL 0x049FF
  798. #define EMIF_DLL_SLAVE_DLY_CTRL_400_MHZ 0x41
  799. #define EMIF_DLL_SLAVE_DLY_CTRL_200_MHZ 0x80
  800. #define EMIF_DLL_SLAVE_DLY_CTRL_100_MHZ_AND_LESS 0xFF
  801. /*
  802. * MR1 value:
  803. * Burst length : 8
  804. * Burst type : sequential
  805. * Wrap : enabled
  806. * nWR : 3(default). EMIF does not do pre-charge.
  807. * : So nWR is don't care
  808. */
  809. #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_3 0x23
  810. #define MR1_BL_8_BT_SEQ_WRAP_EN_NWR_8 0xc3
  811. /* MR2 */
  812. #define MR2_RL3_WL1 1
  813. #define MR2_RL4_WL2 2
  814. #define MR2_RL5_WL2 3
  815. #define MR2_RL6_WL3 4
  816. /* MR10: ZQ calibration codes */
  817. #define MR10_ZQ_ZQCS 0x56
  818. #define MR10_ZQ_ZQCL 0xAB
  819. #define MR10_ZQ_ZQINIT 0xFF
  820. #define MR10_ZQ_ZQRESET 0xC3
  821. /* TEMP_ALERT_CONFIG */
  822. #define TEMP_ALERT_POLL_INTERVAL_MS 360 /* for temp gradient - 5 C/s */
  823. #define TEMP_ALERT_CONFIG_DEVCT_1 0
  824. #define TEMP_ALERT_CONFIG_DEVWDT_32 2
  825. /* MR16 value: refresh full array(no partial array self refresh) */
  826. #define MR16_REF_FULL_ARRAY 0
  827. /*
  828. * Maximum number of entries we keep in our array of timing tables
  829. * We need not keep all the speed bins supported by the device
  830. * We need to keep timing tables for only the speed bins that we
  831. * are interested in
  832. */
  833. #define MAX_NUM_SPEEDBINS 4
  834. /* LPDDR2 Densities */
  835. #define LPDDR2_DENSITY_64Mb 0
  836. #define LPDDR2_DENSITY_128Mb 1
  837. #define LPDDR2_DENSITY_256Mb 2
  838. #define LPDDR2_DENSITY_512Mb 3
  839. #define LPDDR2_DENSITY_1Gb 4
  840. #define LPDDR2_DENSITY_2Gb 5
  841. #define LPDDR2_DENSITY_4Gb 6
  842. #define LPDDR2_DENSITY_8Gb 7
  843. #define LPDDR2_DENSITY_16Gb 8
  844. #define LPDDR2_DENSITY_32Gb 9
  845. /* LPDDR2 type */
  846. #define LPDDR2_TYPE_S4 0
  847. #define LPDDR2_TYPE_S2 1
  848. #define LPDDR2_TYPE_NVM 2
  849. /* LPDDR2 IO width */
  850. #define LPDDR2_IO_WIDTH_32 0
  851. #define LPDDR2_IO_WIDTH_16 1
  852. #define LPDDR2_IO_WIDTH_8 2
  853. /* Mode register numbers */
  854. #define LPDDR2_MR0 0
  855. #define LPDDR2_MR1 1
  856. #define LPDDR2_MR2 2
  857. #define LPDDR2_MR3 3
  858. #define LPDDR2_MR4 4
  859. #define LPDDR2_MR5 5
  860. #define LPDDR2_MR6 6
  861. #define LPDDR2_MR7 7
  862. #define LPDDR2_MR8 8
  863. #define LPDDR2_MR9 9
  864. #define LPDDR2_MR10 10
  865. #define LPDDR2_MR11 11
  866. #define LPDDR2_MR16 16
  867. #define LPDDR2_MR17 17
  868. #define LPDDR2_MR18 18
  869. /* MR0 */
  870. #define LPDDR2_MR0_DAI_SHIFT 0
  871. #define LPDDR2_MR0_DAI_MASK 1
  872. #define LPDDR2_MR0_DI_SHIFT 1
  873. #define LPDDR2_MR0_DI_MASK (1 << 1)
  874. #define LPDDR2_MR0_DNVI_SHIFT 2
  875. #define LPDDR2_MR0_DNVI_MASK (1 << 2)
  876. /* MR4 */
  877. #define MR4_SDRAM_REF_RATE_SHIFT 0
  878. #define MR4_SDRAM_REF_RATE_MASK 7
  879. #define MR4_TUF_SHIFT 7
  880. #define MR4_TUF_MASK (1 << 7)
  881. /* MR4 SDRAM Refresh Rate field values */
  882. #define SDRAM_TEMP_LESS_LOW_SHUTDOWN 0x0
  883. #define SDRAM_TEMP_LESS_4X_REFRESH_AND_TIMINGS 0x1
  884. #define SDRAM_TEMP_LESS_2X_REFRESH_AND_TIMINGS 0x2
  885. #define SDRAM_TEMP_NOMINAL 0x3
  886. #define SDRAM_TEMP_RESERVED_4 0x4
  887. #define SDRAM_TEMP_HIGH_DERATE_REFRESH 0x5
  888. #define SDRAM_TEMP_HIGH_DERATE_REFRESH_AND_TIMINGS 0x6
  889. #define SDRAM_TEMP_VERY_HIGH_SHUTDOWN 0x7
  890. #define LPDDR2_MANUFACTURER_SAMSUNG 1
  891. #define LPDDR2_MANUFACTURER_QIMONDA 2
  892. #define LPDDR2_MANUFACTURER_ELPIDA 3
  893. #define LPDDR2_MANUFACTURER_ETRON 4
  894. #define LPDDR2_MANUFACTURER_NANYA 5
  895. #define LPDDR2_MANUFACTURER_HYNIX 6
  896. #define LPDDR2_MANUFACTURER_MOSEL 7
  897. #define LPDDR2_MANUFACTURER_WINBOND 8
  898. #define LPDDR2_MANUFACTURER_ESMT 9
  899. #define LPDDR2_MANUFACTURER_SPANSION 11
  900. #define LPDDR2_MANUFACTURER_SST 12
  901. #define LPDDR2_MANUFACTURER_ZMOS 13
  902. #define LPDDR2_MANUFACTURER_INTEL 14
  903. #define LPDDR2_MANUFACTURER_NUMONYX 254
  904. #define LPDDR2_MANUFACTURER_MICRON 255
  905. /* MR8 register fields */
  906. #define MR8_TYPE_SHIFT 0x0
  907. #define MR8_TYPE_MASK 0x3
  908. #define MR8_DENSITY_SHIFT 0x2
  909. #define MR8_DENSITY_MASK (0xF << 0x2)
  910. #define MR8_IO_WIDTH_SHIFT 0x6
  911. #define MR8_IO_WIDTH_MASK (0x3 << 0x6)
  912. struct lpddr2_addressing {
  913. u8 num_banks;
  914. u8 t_REFI_us_x10;
  915. u8 row_sz[2]; /* One entry each for x32 and x16 */
  916. u8 col_sz[2]; /* One entry each for x32 and x16 */
  917. };
  918. /* Structure for timings from the DDR datasheet */
  919. struct lpddr2_ac_timings {
  920. u32 max_freq;
  921. u8 RL;
  922. u8 tRPab;
  923. u8 tRCD;
  924. u8 tWR;
  925. u8 tRASmin;
  926. u8 tRRD;
  927. u8 tWTRx2;
  928. u8 tXSR;
  929. u8 tXPx2;
  930. u8 tRFCab;
  931. u8 tRTPx2;
  932. u8 tCKE;
  933. u8 tCKESR;
  934. u8 tZQCS;
  935. u32 tZQCL;
  936. u32 tZQINIT;
  937. u8 tDQSCKMAXx2;
  938. u8 tRASmax;
  939. u8 tFAW;
  940. };
  941. /*
  942. * Min tCK values for some of the parameters:
  943. * If the calculated clock cycles for the respective parameter is
  944. * less than the corresponding min tCK value, we need to set the min
  945. * tCK value. This may happen at lower frequencies.
  946. */
  947. struct lpddr2_min_tck {
  948. u32 tRL;
  949. u32 tRP_AB;
  950. u32 tRCD;
  951. u32 tWR;
  952. u32 tRAS_MIN;
  953. u32 tRRD;
  954. u32 tWTR;
  955. u32 tXP;
  956. u32 tRTP;
  957. u8 tCKE;
  958. u32 tCKESR;
  959. u32 tFAW;
  960. };
  961. struct lpddr2_device_details {
  962. u8 type;
  963. u8 density;
  964. u8 io_width;
  965. u8 manufacturer;
  966. };
  967. struct lpddr2_device_timings {
  968. const struct lpddr2_ac_timings **ac_timings;
  969. const struct lpddr2_min_tck *min_tck;
  970. };
  971. /* Details of the devices connected to each chip-select of an EMIF instance */
  972. struct emif_device_details {
  973. const struct lpddr2_device_details *cs0_device_details;
  974. const struct lpddr2_device_details *cs1_device_details;
  975. const struct lpddr2_device_timings *cs0_device_timings;
  976. const struct lpddr2_device_timings *cs1_device_timings;
  977. };
  978. /*
  979. * Structure containing shadow of important registers in EMIF
  980. * The calculation function fills in this structure to be later used for
  981. * initialization and DVFS
  982. */
  983. struct emif_regs {
  984. u32 freq;
  985. u32 sdram_config_init;
  986. u32 sdram_config;
  987. u32 ref_ctrl;
  988. u32 sdram_tim1;
  989. u32 sdram_tim2;
  990. u32 sdram_tim3;
  991. u32 read_idle_ctrl;
  992. u32 zq_config;
  993. u32 temp_alert_config;
  994. u32 emif_ddr_phy_ctlr_1_init;
  995. u32 emif_ddr_phy_ctlr_1;
  996. u32 emif_ddr_ext_phy_ctrl_1;
  997. u32 emif_ddr_ext_phy_ctrl_2;
  998. u32 emif_ddr_ext_phy_ctrl_3;
  999. u32 emif_ddr_ext_phy_ctrl_4;
  1000. u32 emif_ddr_ext_phy_ctrl_5;
  1001. u32 emif_rd_wr_lvl_rmp_win;
  1002. u32 emif_rd_wr_lvl_rmp_ctl;
  1003. u32 emif_rd_wr_lvl_ctl;
  1004. u32 emif_rd_wr_exec_thresh;
  1005. };
  1006. /* assert macros */
  1007. #if defined(DEBUG)
  1008. #define emif_assert(c) ({ if (!(c)) for (;;); })
  1009. #else
  1010. #define emif_assert(c) ({ if (0) hang(); })
  1011. #endif
  1012. #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
  1013. void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs);
  1014. void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs);
  1015. #else
  1016. struct lpddr2_device_details *emif_get_device_details(u32 emif_nr, u8 cs,
  1017. struct lpddr2_device_details *lpddr2_dev_details);
  1018. void emif_get_device_timings(u32 emif_nr,
  1019. const struct lpddr2_device_timings **cs0_device_timings,
  1020. const struct lpddr2_device_timings **cs1_device_timings);
  1021. #endif
  1022. void do_ext_phy_settings(u32 base, const struct emif_regs *regs);
  1023. #ifndef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
  1024. extern u32 *const T_num;
  1025. extern u32 *const T_den;
  1026. extern u32 *const emif_sizes;
  1027. #endif
  1028. void config_data_eye_leveling_samples(u32 emif_base);
  1029. #endif