hwinit.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. *
  3. * Functions for omap5 based boards.
  4. *
  5. * (C) Copyright 2011
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Aneesh V <aneesh@ti.com>
  10. * Steve Sakoman <steve@sakoman.com>
  11. * Sricharan <r.sricharan@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <common.h>
  32. #include <asm/armv7.h>
  33. #include <asm/arch/cpu.h>
  34. #include <asm/arch/sys_proto.h>
  35. #include <asm/sizes.h>
  36. #include <asm/utils.h>
  37. #include <asm/arch/gpio.h>
  38. #include <asm/emif.h>
  39. DECLARE_GLOBAL_DATA_PTR;
  40. u32 *const omap_si_rev = (u32 *)OMAP5_SRAM_SCRATCH_OMAP5_REV;
  41. static struct gpio_bank gpio_bank_54xx[6] = {
  42. { (void *)OMAP54XX_GPIO1_BASE, METHOD_GPIO_24XX },
  43. { (void *)OMAP54XX_GPIO2_BASE, METHOD_GPIO_24XX },
  44. { (void *)OMAP54XX_GPIO3_BASE, METHOD_GPIO_24XX },
  45. { (void *)OMAP54XX_GPIO4_BASE, METHOD_GPIO_24XX },
  46. { (void *)OMAP54XX_GPIO5_BASE, METHOD_GPIO_24XX },
  47. { (void *)OMAP54XX_GPIO6_BASE, METHOD_GPIO_24XX },
  48. };
  49. const struct gpio_bank *const omap_gpio_bank = gpio_bank_54xx;
  50. #ifdef CONFIG_SPL_BUILD
  51. /* LPDDR2 specific IO settings */
  52. static void io_settings_lpddr2(void)
  53. {
  54. struct omap_sys_ctrl_regs *ioregs_base =
  55. (struct omap_sys_ctrl_regs *) SYSCTRL_GENERAL_CORE_BASE;
  56. writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
  57. &(ioregs_base->control_ddrch1_0));
  58. writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
  59. &(ioregs_base->control_ddrch1_1));
  60. writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
  61. &(ioregs_base->control_ddrch2_0));
  62. writel(DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN,
  63. &(ioregs_base->control_ddrch2_1));
  64. writel(DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
  65. &(ioregs_base->control_lpddr2ch1_0));
  66. writel(DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN,
  67. &(ioregs_base->control_lpddr2ch1_1));
  68. writel(DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL,
  69. &(ioregs_base->control_ddrio_0));
  70. writel(DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL,
  71. &(ioregs_base->control_ddrio_1));
  72. writel(DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL,
  73. &(ioregs_base->control_ddrio_2));
  74. }
  75. /* DDR3 specific IO settings */
  76. static void io_settings_ddr3(void)
  77. {
  78. u32 io_settings = 0;
  79. struct omap_sys_ctrl_regs *ioregs_base =
  80. (struct omap_sys_ctrl_regs *) SYSCTRL_GENERAL_CORE_BASE;
  81. writel(DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL,
  82. &(ioregs_base->control_ddr3ch1_0));
  83. writel(DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
  84. &(ioregs_base->control_ddrch1_0));
  85. writel(DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
  86. &(ioregs_base->control_ddrch1_1));
  87. writel(DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL,
  88. &(ioregs_base->control_ddr3ch2_0));
  89. writel(DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
  90. &(ioregs_base->control_ddrch2_0));
  91. writel(DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL,
  92. &(ioregs_base->control_ddrch2_1));
  93. writel(DDR_IO_0_VREF_CELLS_DDR3_VALUE,
  94. &(ioregs_base->control_ddrio_0));
  95. writel(DDR_IO_1_VREF_CELLS_DDR3_VALUE,
  96. &(ioregs_base->control_ddrio_1));
  97. writel(DDR_IO_2_VREF_CELLS_DDR3_VALUE,
  98. &(ioregs_base->control_ddrio_2));
  99. /* omap5432 does not use lpddr2 */
  100. writel(0x0, &(ioregs_base->control_lpddr2ch1_0));
  101. writel(0x0, &(ioregs_base->control_lpddr2ch1_1));
  102. writel(SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
  103. &(ioregs_base->control_emif1_sdram_config_ext));
  104. writel(SDRAM_CONFIG_EXT_RD_LVL_11_SAMPLES,
  105. &(ioregs_base->control_emif2_sdram_config_ext));
  106. /* Disable DLL select */
  107. io_settings = (readl(&(ioregs_base->control_port_emif1_sdram_config))
  108. & 0xFFEFFFFF);
  109. writel(io_settings,
  110. &(ioregs_base->control_port_emif1_sdram_config));
  111. io_settings = (readl(&(ioregs_base->control_port_emif2_sdram_config))
  112. & 0xFFEFFFFF);
  113. writel(io_settings,
  114. &(ioregs_base->control_port_emif2_sdram_config));
  115. }
  116. /*
  117. * Some tuning of IOs for optimal power and performance
  118. */
  119. void do_io_settings(void)
  120. {
  121. u32 io_settings = 0, mask = 0;
  122. struct omap_sys_ctrl_regs *ioregs_base =
  123. (struct omap_sys_ctrl_regs *) SYSCTRL_GENERAL_CORE_BASE;
  124. /* Impedance settings EMMC, C2C 1,2, hsi2 */
  125. mask = (ds_mask << 2) | (ds_mask << 8) |
  126. (ds_mask << 16) | (ds_mask << 18);
  127. io_settings = readl(&(ioregs_base->control_smart1io_padconf_0)) &
  128. (~mask);
  129. io_settings |= (ds_60_ohm << 8) | (ds_45_ohm << 16) |
  130. (ds_45_ohm << 18) | (ds_60_ohm << 2);
  131. writel(io_settings, &(ioregs_base->control_smart1io_padconf_0));
  132. /* Impedance settings Mcspi2 */
  133. mask = (ds_mask << 30);
  134. io_settings = readl(&(ioregs_base->control_smart1io_padconf_1)) &
  135. (~mask);
  136. io_settings |= (ds_60_ohm << 30);
  137. writel(io_settings, &(ioregs_base->control_smart1io_padconf_1));
  138. /* Impedance settings C2C 3,4 */
  139. mask = (ds_mask << 14) | (ds_mask << 16);
  140. io_settings = readl(&(ioregs_base->control_smart1io_padconf_2)) &
  141. (~mask);
  142. io_settings |= (ds_45_ohm << 14) | (ds_45_ohm << 16);
  143. writel(io_settings, &(ioregs_base->control_smart1io_padconf_2));
  144. /* Slew rate settings EMMC, C2C 1,2 */
  145. mask = (sc_mask << 8) | (sc_mask << 16) | (sc_mask << 18);
  146. io_settings = readl(&(ioregs_base->control_smart2io_padconf_0)) &
  147. (~mask);
  148. io_settings |= (sc_fast << 8) | (sc_na << 16) | (sc_na << 18);
  149. writel(io_settings, &(ioregs_base->control_smart2io_padconf_0));
  150. /* Slew rate settings hsi2, Mcspi2 */
  151. mask = (sc_mask << 24) | (sc_mask << 28);
  152. io_settings = readl(&(ioregs_base->control_smart2io_padconf_1)) &
  153. (~mask);
  154. io_settings |= (sc_fast << 28) | (sc_fast << 24);
  155. writel(io_settings, &(ioregs_base->control_smart2io_padconf_1));
  156. /* Slew rate settings C2C 3,4 */
  157. mask = (sc_mask << 16) | (sc_mask << 18);
  158. io_settings = readl(&(ioregs_base->control_smart2io_padconf_2)) &
  159. (~mask);
  160. io_settings |= (sc_na << 16) | (sc_na << 18);
  161. writel(io_settings, &(ioregs_base->control_smart2io_padconf_2));
  162. /* impedance and slew rate settings for usb */
  163. mask = (usb_i_mask << 29) | (usb_i_mask << 26) | (usb_i_mask << 23) |
  164. (usb_i_mask << 20) | (usb_i_mask << 17) | (usb_i_mask << 14);
  165. io_settings = readl(&(ioregs_base->control_smart3io_padconf_1)) &
  166. (~mask);
  167. io_settings |= (ds_60_ohm << 29) | (ds_60_ohm << 26) |
  168. (ds_60_ohm << 23) | (sc_fast << 20) |
  169. (sc_fast << 17) | (sc_fast << 14);
  170. writel(io_settings, &(ioregs_base->control_smart3io_padconf_1));
  171. if (omap_revision() <= OMAP5430_ES1_0)
  172. io_settings_lpddr2();
  173. else
  174. io_settings_ddr3();
  175. /* Efuse settings */
  176. writel(EFUSE_1, &(ioregs_base->control_efuse_1));
  177. writel(EFUSE_2, &(ioregs_base->control_efuse_2));
  178. writel(EFUSE_3, &(ioregs_base->control_efuse_3));
  179. writel(EFUSE_4, &(ioregs_base->control_efuse_4));
  180. }
  181. #endif
  182. void config_data_eye_leveling_samples(u32 emif_base)
  183. {
  184. struct omap_sys_ctrl_regs *ioregs_base =
  185. (struct omap_sys_ctrl_regs *) SYSCTRL_GENERAL_CORE_BASE;
  186. /*EMIF_SDRAM_CONFIG_EXT-Read data eye leveling no of samples =4*/
  187. if (emif_base == EMIF1_BASE)
  188. writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
  189. &(ioregs_base->control_emif1_sdram_config_ext));
  190. else if (emif_base == EMIF2_BASE)
  191. writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
  192. &(ioregs_base->control_emif2_sdram_config_ext));
  193. }
  194. void init_omap_revision(void)
  195. {
  196. /*
  197. * For some of the ES2/ES1 boards ID_CODE is not reliable:
  198. * Also, ES1 and ES2 have different ARM revisions
  199. * So use ARM revision for identification
  200. */
  201. unsigned int rev = cortex_rev();
  202. switch (rev) {
  203. case MIDR_CORTEX_A15_R0P0:
  204. switch (readl(CONTROL_ID_CODE)) {
  205. case OMAP5430_CONTROL_ID_CODE_ES1_0:
  206. *omap_si_rev = OMAP5430_ES1_0;
  207. break;
  208. case OMAP5432_CONTROL_ID_CODE_ES1_0:
  209. default:
  210. *omap_si_rev = OMAP5432_ES1_0;
  211. break;
  212. }
  213. break;
  214. default:
  215. *omap_si_rev = OMAP5430_SILICON_ID_INVALID;
  216. }
  217. }
  218. void reset_cpu(ulong ignored)
  219. {
  220. u32 omap_rev = omap_revision();
  221. /*
  222. * WARM reset is not functional in case of OMAP5430 ES1.0 soc.
  223. * So use cold reset in case instead.
  224. */
  225. if (omap_rev == OMAP5430_ES1_0)
  226. writel(PRM_RSTCTRL_RESET << 0x1, PRM_RSTCTRL);
  227. else
  228. writel(PRM_RSTCTRL_RESET, PRM_RSTCTRL);
  229. }