stm32f746-disco.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright (C) 2016, STMicroelectronics - All Rights Reserved
  3. * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <lcd.h>
  10. #include <ram.h>
  11. #include <spl.h>
  12. #include <splash.h>
  13. #include <st_logo_data.h>
  14. #include <video.h>
  15. #include <asm/io.h>
  16. #include <asm/armv7m.h>
  17. #include <asm/arch/stm32.h>
  18. #include <asm/arch/gpio.h>
  19. #include <asm/arch/syscfg.h>
  20. #include <asm/gpio.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. int get_memory_base_size(fdt_addr_t *mr_base, fdt_addr_t *mr_size)
  23. {
  24. int mr_node;
  25. mr_node = fdt_path_offset(gd->fdt_blob, "/memory");
  26. if (mr_node < 0)
  27. return mr_node;
  28. *mr_base = fdtdec_get_addr_size_auto_noparent(gd->fdt_blob, mr_node,
  29. "reg", 0, mr_size, false);
  30. debug("mr_base = %lx, mr_size= %lx\n", *mr_base, *mr_size);
  31. return 0;
  32. }
  33. int dram_init(void)
  34. {
  35. int rv;
  36. fdt_addr_t mr_base, mr_size;
  37. #ifndef CONFIG_SUPPORT_SPL
  38. struct udevice *dev;
  39. rv = uclass_get_device(UCLASS_RAM, 0, &dev);
  40. if (rv) {
  41. debug("DRAM init failed: %d\n", rv);
  42. return rv;
  43. }
  44. #endif
  45. rv = get_memory_base_size(&mr_base, &mr_size);
  46. if (rv)
  47. return rv;
  48. gd->ram_size = mr_size;
  49. gd->ram_top = mr_base;
  50. return rv;
  51. }
  52. int dram_init_banksize(void)
  53. {
  54. fdt_addr_t mr_base, mr_size;
  55. get_memory_base_size(&mr_base, &mr_size);
  56. /*
  57. * Fill in global info with description of SRAM configuration
  58. */
  59. gd->bd->bi_dram[0].start = mr_base;
  60. gd->bd->bi_dram[0].size = mr_size;
  61. return 0;
  62. }
  63. int board_early_init_f(void)
  64. {
  65. return 0;
  66. }
  67. #ifdef CONFIG_SPL_BUILD
  68. #ifdef CONFIG_SPL_OS_BOOT
  69. int spl_start_uboot(void)
  70. {
  71. debug("SPL: booting kernel\n");
  72. /* break into full u-boot on 'c' */
  73. return serial_tstc() && serial_getc() == 'c';
  74. }
  75. #endif
  76. int spl_dram_init(void)
  77. {
  78. struct udevice *dev;
  79. int rv;
  80. rv = uclass_get_device(UCLASS_RAM, 0, &dev);
  81. if (rv)
  82. debug("DRAM init failed: %d\n", rv);
  83. return rv;
  84. }
  85. void spl_board_init(void)
  86. {
  87. spl_dram_init();
  88. preloader_console_init();
  89. arch_cpu_init(); /* to configure mpu for sdram rw permissions */
  90. }
  91. u32 spl_boot_device(void)
  92. {
  93. return BOOT_DEVICE_XIP;
  94. }
  95. #endif
  96. u32 get_board_rev(void)
  97. {
  98. return 0;
  99. }
  100. int board_late_init(void)
  101. {
  102. struct gpio_desc gpio = {};
  103. int node;
  104. node = fdt_node_offset_by_compatible(gd->fdt_blob, 0, "st,led1");
  105. if (node < 0)
  106. return -1;
  107. gpio_request_by_name_nodev(offset_to_ofnode(node), "led-gpio", 0, &gpio,
  108. GPIOD_IS_OUT);
  109. if (dm_gpio_is_valid(&gpio)) {
  110. dm_gpio_set_value(&gpio, 0);
  111. mdelay(10);
  112. dm_gpio_set_value(&gpio, 1);
  113. }
  114. /* read button 1*/
  115. node = fdt_node_offset_by_compatible(gd->fdt_blob, 0, "st,button1");
  116. if (node < 0)
  117. return -1;
  118. gpio_request_by_name_nodev(offset_to_ofnode(node), "button-gpio", 0,
  119. &gpio, GPIOD_IS_IN);
  120. if (dm_gpio_is_valid(&gpio)) {
  121. if (dm_gpio_get_value(&gpio))
  122. puts("usr button is at HIGH LEVEL\n");
  123. else
  124. puts("usr button is at LOW LEVEL\n");
  125. }
  126. return 0;
  127. }
  128. int board_init(void)
  129. {
  130. gd->bd->bi_boot_params = gd->bd->bi_dram[0].start + 0x100;
  131. #ifdef CONFIG_ETH_DESIGNWARE
  132. /* Set >RMII mode */
  133. STM32_SYSCFG->pmc |= SYSCFG_PMC_MII_RMII_SEL;
  134. #endif
  135. #if defined(CONFIG_CMD_BMP)
  136. bmp_display((ulong)stmicroelectronics_uboot_logo_8bit_rle,
  137. BMP_ALIGN_CENTER, BMP_ALIGN_CENTER);
  138. #endif /* CONFIG_CMD_BMP */
  139. return 0;
  140. }