board.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  3. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  4. *
  5. * (C) Copyright 2007-2011
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * Some board init for the Allwinner A10-evb board.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/display.h>
  19. #include <asm/arch/dram.h>
  20. #include <asm/arch/gpio.h>
  21. #include <asm/arch/mmc.h>
  22. #include <asm/arch/spl.h>
  23. #include <asm/arch/usb_phy.h>
  24. #ifndef CONFIG_ARM64
  25. #include <asm/armv7.h>
  26. #endif
  27. #include <asm/gpio.h>
  28. #include <asm/io.h>
  29. #include <crc.h>
  30. #include <environment.h>
  31. #include <libfdt.h>
  32. #include <nand.h>
  33. #include <net.h>
  34. #include <spl.h>
  35. #include <sy8106a.h>
  36. #include <asm/setup.h>
  37. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  38. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  39. int soft_i2c_gpio_sda;
  40. int soft_i2c_gpio_scl;
  41. static int soft_i2c_board_init(void)
  42. {
  43. int ret;
  44. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  45. if (soft_i2c_gpio_sda < 0) {
  46. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  47. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  48. return soft_i2c_gpio_sda;
  49. }
  50. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  51. if (ret) {
  52. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  53. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  54. return ret;
  55. }
  56. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  57. if (soft_i2c_gpio_scl < 0) {
  58. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  59. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  60. return soft_i2c_gpio_scl;
  61. }
  62. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  63. if (ret) {
  64. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  65. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  66. return ret;
  67. }
  68. return 0;
  69. }
  70. #else
  71. static int soft_i2c_board_init(void) { return 0; }
  72. #endif
  73. DECLARE_GLOBAL_DATA_PTR;
  74. void i2c_init_board(void)
  75. {
  76. #ifdef CONFIG_I2C0_ENABLE
  77. #if defined(CONFIG_MACH_SUN4I) || \
  78. defined(CONFIG_MACH_SUN5I) || \
  79. defined(CONFIG_MACH_SUN7I) || \
  80. defined(CONFIG_MACH_SUN8I_R40)
  81. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  82. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  83. clock_twi_onoff(0, 1);
  84. #elif defined(CONFIG_MACH_SUN6I)
  85. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  86. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  87. clock_twi_onoff(0, 1);
  88. #elif defined(CONFIG_MACH_SUN8I)
  89. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  90. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  91. clock_twi_onoff(0, 1);
  92. #endif
  93. #endif
  94. #ifdef CONFIG_I2C1_ENABLE
  95. #if defined(CONFIG_MACH_SUN4I) || \
  96. defined(CONFIG_MACH_SUN7I) || \
  97. defined(CONFIG_MACH_SUN8I_R40)
  98. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  99. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  100. clock_twi_onoff(1, 1);
  101. #elif defined(CONFIG_MACH_SUN5I)
  102. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  103. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  104. clock_twi_onoff(1, 1);
  105. #elif defined(CONFIG_MACH_SUN6I)
  106. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  107. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  108. clock_twi_onoff(1, 1);
  109. #elif defined(CONFIG_MACH_SUN8I)
  110. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  111. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  112. clock_twi_onoff(1, 1);
  113. #endif
  114. #endif
  115. #ifdef CONFIG_I2C2_ENABLE
  116. #if defined(CONFIG_MACH_SUN4I) || \
  117. defined(CONFIG_MACH_SUN7I) || \
  118. defined(CONFIG_MACH_SUN8I_R40)
  119. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  120. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  121. clock_twi_onoff(2, 1);
  122. #elif defined(CONFIG_MACH_SUN5I)
  123. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  124. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  125. clock_twi_onoff(2, 1);
  126. #elif defined(CONFIG_MACH_SUN6I)
  127. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  128. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  129. clock_twi_onoff(2, 1);
  130. #elif defined(CONFIG_MACH_SUN8I)
  131. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  132. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  133. clock_twi_onoff(2, 1);
  134. #endif
  135. #endif
  136. #ifdef CONFIG_I2C3_ENABLE
  137. #if defined(CONFIG_MACH_SUN6I)
  138. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  139. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  140. clock_twi_onoff(3, 1);
  141. #elif defined(CONFIG_MACH_SUN7I) || \
  142. defined(CONFIG_MACH_SUN8I_R40)
  143. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  144. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  145. clock_twi_onoff(3, 1);
  146. #endif
  147. #endif
  148. #ifdef CONFIG_I2C4_ENABLE
  149. #if defined(CONFIG_MACH_SUN7I) || \
  150. defined(CONFIG_MACH_SUN8I_R40)
  151. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  152. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  153. clock_twi_onoff(4, 1);
  154. #endif
  155. #endif
  156. #ifdef CONFIG_R_I2C_ENABLE
  157. clock_twi_onoff(5, 1);
  158. sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
  159. sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
  160. #endif
  161. }
  162. /* add board specific code here */
  163. int board_init(void)
  164. {
  165. __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
  166. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  167. #ifndef CONFIG_ARM64
  168. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  169. debug("id_pfr1: 0x%08x\n", id_pfr1);
  170. /* Generic Timer Extension available? */
  171. if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
  172. uint32_t freq;
  173. debug("Setting CNTFRQ\n");
  174. /*
  175. * CNTFRQ is a secure register, so we will crash if we try to
  176. * write this from the non-secure world (read is OK, though).
  177. * In case some bootcode has already set the correct value,
  178. * we avoid the risk of writing to it.
  179. */
  180. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
  181. if (freq != COUNTER_FREQUENCY) {
  182. debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
  183. freq, COUNTER_FREQUENCY);
  184. #ifdef CONFIG_NON_SECURE
  185. printf("arch timer frequency is wrong, but cannot adjust it\n");
  186. #else
  187. asm volatile("mcr p15, 0, %0, c14, c0, 0"
  188. : : "r"(COUNTER_FREQUENCY));
  189. #endif
  190. }
  191. }
  192. #endif /* !CONFIG_ARM64 */
  193. ret = axp_gpio_init();
  194. if (ret)
  195. return ret;
  196. #ifdef CONFIG_SATAPWR
  197. satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
  198. gpio_request(satapwr_pin, "satapwr");
  199. gpio_direction_output(satapwr_pin, 1);
  200. #endif
  201. #ifdef CONFIG_MACPWR
  202. macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
  203. gpio_request(macpwr_pin, "macpwr");
  204. gpio_direction_output(macpwr_pin, 1);
  205. #endif
  206. #ifdef CONFIG_DM_I2C
  207. /*
  208. * Temporary workaround for enabling I2C clocks until proper sunxi DM
  209. * clk, reset and pinctrl drivers land.
  210. */
  211. i2c_init_board();
  212. #endif
  213. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  214. return soft_i2c_board_init();
  215. }
  216. int dram_init(void)
  217. {
  218. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  219. return 0;
  220. }
  221. #if defined(CONFIG_NAND_SUNXI)
  222. static void nand_pinmux_setup(void)
  223. {
  224. unsigned int pin;
  225. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  226. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  227. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  228. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  229. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  230. #endif
  231. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  232. * only sun7i has a PC24 */
  233. #ifdef CONFIG_MACH_SUN7I
  234. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  235. #endif
  236. }
  237. static void nand_clock_setup(void)
  238. {
  239. struct sunxi_ccm_reg *const ccm =
  240. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  241. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  242. #ifdef CONFIG_MACH_SUN9I
  243. setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
  244. #else
  245. setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
  246. #endif
  247. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  248. }
  249. void board_nand_init(void)
  250. {
  251. nand_pinmux_setup();
  252. nand_clock_setup();
  253. #ifndef CONFIG_SPL_BUILD
  254. sunxi_nand_init();
  255. #endif
  256. }
  257. #endif
  258. #ifdef CONFIG_MMC
  259. static void mmc_pinmux_setup(int sdc)
  260. {
  261. unsigned int pin;
  262. __maybe_unused int pins;
  263. switch (sdc) {
  264. case 0:
  265. /* SDC0: PF0-PF5 */
  266. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  267. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  268. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  269. sunxi_gpio_set_drv(pin, 2);
  270. }
  271. break;
  272. case 1:
  273. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  274. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  275. defined(CONFIG_MACH_SUN8I_R40)
  276. if (pins == SUNXI_GPIO_H) {
  277. /* SDC1: PH22-PH-27 */
  278. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  279. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  280. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  281. sunxi_gpio_set_drv(pin, 2);
  282. }
  283. } else {
  284. /* SDC1: PG0-PG5 */
  285. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  286. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  287. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  288. sunxi_gpio_set_drv(pin, 2);
  289. }
  290. }
  291. #elif defined(CONFIG_MACH_SUN5I)
  292. /* SDC1: PG3-PG8 */
  293. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  294. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  295. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  296. sunxi_gpio_set_drv(pin, 2);
  297. }
  298. #elif defined(CONFIG_MACH_SUN6I)
  299. /* SDC1: PG0-PG5 */
  300. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  301. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  302. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  303. sunxi_gpio_set_drv(pin, 2);
  304. }
  305. #elif defined(CONFIG_MACH_SUN8I)
  306. if (pins == SUNXI_GPIO_D) {
  307. /* SDC1: PD2-PD7 */
  308. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  309. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  310. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  311. sunxi_gpio_set_drv(pin, 2);
  312. }
  313. } else {
  314. /* SDC1: PG0-PG5 */
  315. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  316. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  317. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  318. sunxi_gpio_set_drv(pin, 2);
  319. }
  320. }
  321. #endif
  322. break;
  323. case 2:
  324. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  325. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  326. /* SDC2: PC6-PC11 */
  327. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  328. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  329. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  330. sunxi_gpio_set_drv(pin, 2);
  331. }
  332. #elif defined(CONFIG_MACH_SUN5I)
  333. if (pins == SUNXI_GPIO_E) {
  334. /* SDC2: PE4-PE9 */
  335. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  336. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  337. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  338. sunxi_gpio_set_drv(pin, 2);
  339. }
  340. } else {
  341. /* SDC2: PC6-PC15 */
  342. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  343. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  344. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  345. sunxi_gpio_set_drv(pin, 2);
  346. }
  347. }
  348. #elif defined(CONFIG_MACH_SUN6I)
  349. if (pins == SUNXI_GPIO_A) {
  350. /* SDC2: PA9-PA14 */
  351. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  352. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  353. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  354. sunxi_gpio_set_drv(pin, 2);
  355. }
  356. } else {
  357. /* SDC2: PC6-PC15, PC24 */
  358. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  359. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  360. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  361. sunxi_gpio_set_drv(pin, 2);
  362. }
  363. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  364. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  365. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  366. }
  367. #elif defined(CONFIG_MACH_SUN8I_R40)
  368. /* SDC2: PC6-PC15, PC24 */
  369. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  370. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  371. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  372. sunxi_gpio_set_drv(pin, 2);
  373. }
  374. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  375. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  376. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  377. #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
  378. /* SDC2: PC5-PC6, PC8-PC16 */
  379. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  380. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  381. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  382. sunxi_gpio_set_drv(pin, 2);
  383. }
  384. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  385. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  386. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  387. sunxi_gpio_set_drv(pin, 2);
  388. }
  389. #elif defined(CONFIG_MACH_SUN9I)
  390. /* SDC2: PC6-PC16 */
  391. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
  392. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  393. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  394. sunxi_gpio_set_drv(pin, 2);
  395. }
  396. #endif
  397. break;
  398. case 3:
  399. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  400. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  401. defined(CONFIG_MACH_SUN8I_R40)
  402. /* SDC3: PI4-PI9 */
  403. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  404. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  405. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  406. sunxi_gpio_set_drv(pin, 2);
  407. }
  408. #elif defined(CONFIG_MACH_SUN6I)
  409. if (pins == SUNXI_GPIO_A) {
  410. /* SDC3: PA9-PA14 */
  411. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  412. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  413. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  414. sunxi_gpio_set_drv(pin, 2);
  415. }
  416. } else {
  417. /* SDC3: PC6-PC15, PC24 */
  418. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  419. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  420. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  421. sunxi_gpio_set_drv(pin, 2);
  422. }
  423. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  424. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  425. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  426. }
  427. #endif
  428. break;
  429. default:
  430. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  431. break;
  432. }
  433. }
  434. int board_mmc_init(bd_t *bis)
  435. {
  436. __maybe_unused struct mmc *mmc0, *mmc1;
  437. __maybe_unused char buf[512];
  438. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  439. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  440. if (!mmc0)
  441. return -1;
  442. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  443. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  444. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  445. if (!mmc1)
  446. return -1;
  447. #endif
  448. return 0;
  449. }
  450. #endif
  451. #ifdef CONFIG_SPL_BUILD
  452. void sunxi_board_init(void)
  453. {
  454. int power_failed = 0;
  455. #ifdef CONFIG_SY8106A_POWER
  456. power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
  457. #endif
  458. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
  459. defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  460. defined CONFIG_AXP818_POWER
  461. power_failed = axp_init();
  462. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  463. defined CONFIG_AXP818_POWER
  464. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  465. #endif
  466. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  467. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  468. #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
  469. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  470. #endif
  471. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  472. defined CONFIG_AXP818_POWER
  473. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  474. #endif
  475. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  476. defined CONFIG_AXP818_POWER
  477. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  478. #endif
  479. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  480. #if !defined(CONFIG_AXP152_POWER)
  481. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  482. #endif
  483. #ifdef CONFIG_AXP209_POWER
  484. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  485. #endif
  486. #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
  487. defined(CONFIG_AXP818_POWER)
  488. power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
  489. power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
  490. #if !defined CONFIG_AXP809_POWER
  491. power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
  492. power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
  493. #endif
  494. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  495. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  496. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  497. #endif
  498. #ifdef CONFIG_AXP818_POWER
  499. power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
  500. power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
  501. power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
  502. #endif
  503. #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
  504. power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
  505. #endif
  506. #endif
  507. printf("DRAM:");
  508. gd->ram_size = sunxi_dram_init();
  509. printf(" %d MiB\n", (int)(gd->ram_size >> 20));
  510. if (!gd->ram_size)
  511. hang();
  512. /*
  513. * Only clock up the CPU to full speed if we are reasonably
  514. * assured it's being powered with suitable core voltage
  515. */
  516. if (!power_failed)
  517. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  518. else
  519. printf("Failed to set core voltage! Can't set CPU frequency\n");
  520. }
  521. #endif
  522. #ifdef CONFIG_USB_GADGET
  523. int g_dnl_board_usb_cable_connected(void)
  524. {
  525. return sunxi_usb_phy_vbus_detect(0);
  526. }
  527. #endif
  528. #ifdef CONFIG_SERIAL_TAG
  529. void get_board_serial(struct tag_serialnr *serialnr)
  530. {
  531. char *serial_string;
  532. unsigned long long serial;
  533. serial_string = env_get("serial#");
  534. if (serial_string) {
  535. serial = simple_strtoull(serial_string, NULL, 16);
  536. serialnr->high = (unsigned int) (serial >> 32);
  537. serialnr->low = (unsigned int) (serial & 0xffffffff);
  538. } else {
  539. serialnr->high = 0;
  540. serialnr->low = 0;
  541. }
  542. }
  543. #endif
  544. /*
  545. * Check the SPL header for the "sunxi" variant. If found: parse values
  546. * that might have been passed by the loader ("fel" utility), and update
  547. * the environment accordingly.
  548. */
  549. static void parse_spl_header(const uint32_t spl_addr)
  550. {
  551. struct boot_file_head *spl = (void *)(ulong)spl_addr;
  552. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
  553. return; /* signature mismatch, no usable header */
  554. uint8_t spl_header_version = spl->spl_signature[3];
  555. if (spl_header_version != SPL_HEADER_VERSION) {
  556. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  557. SPL_HEADER_VERSION, spl_header_version);
  558. return;
  559. }
  560. if (!spl->fel_script_address)
  561. return;
  562. if (spl->fel_uEnv_length != 0) {
  563. /*
  564. * data is expected in uEnv.txt compatible format, so "env
  565. * import -t" the string(s) at fel_script_address right away.
  566. */
  567. himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
  568. spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
  569. return;
  570. }
  571. /* otherwise assume .scr format (mkimage-type script) */
  572. env_set_hex("fel_scriptaddr", spl->fel_script_address);
  573. }
  574. /*
  575. * Note this function gets called multiple times.
  576. * It must not make any changes to env variables which already exist.
  577. */
  578. static void setup_environment(const void *fdt)
  579. {
  580. char serial_string[17] = { 0 };
  581. unsigned int sid[4];
  582. uint8_t mac_addr[6];
  583. char ethaddr[16];
  584. int i, ret;
  585. ret = sunxi_get_sid(sid);
  586. if (ret == 0 && sid[0] != 0) {
  587. /*
  588. * The single words 1 - 3 of the SID have quite a few bits
  589. * which are the same on many models, so we take a crc32
  590. * of all 3 words, to get a more unique value.
  591. *
  592. * Note we only do this on newer SoCs as we cannot change
  593. * the algorithm on older SoCs since those have been using
  594. * fixed mac-addresses based on only using word 3 for a
  595. * long time and changing a fixed mac-address with an
  596. * u-boot update is not good.
  597. */
  598. #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
  599. !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
  600. !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
  601. sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
  602. #endif
  603. /* Ensure the NIC specific bytes of the mac are not all 0 */
  604. if ((sid[3] & 0xffffff) == 0)
  605. sid[3] |= 0x800000;
  606. for (i = 0; i < 4; i++) {
  607. sprintf(ethaddr, "ethernet%d", i);
  608. if (!fdt_get_alias(fdt, ethaddr))
  609. continue;
  610. if (i == 0)
  611. strcpy(ethaddr, "ethaddr");
  612. else
  613. sprintf(ethaddr, "eth%daddr", i);
  614. if (env_get(ethaddr))
  615. continue;
  616. /* Non OUI / registered MAC address */
  617. mac_addr[0] = (i << 4) | 0x02;
  618. mac_addr[1] = (sid[0] >> 0) & 0xff;
  619. mac_addr[2] = (sid[3] >> 24) & 0xff;
  620. mac_addr[3] = (sid[3] >> 16) & 0xff;
  621. mac_addr[4] = (sid[3] >> 8) & 0xff;
  622. mac_addr[5] = (sid[3] >> 0) & 0xff;
  623. eth_env_set_enetaddr(ethaddr, mac_addr);
  624. }
  625. if (!env_get("serial#")) {
  626. snprintf(serial_string, sizeof(serial_string),
  627. "%08x%08x", sid[0], sid[3]);
  628. env_set("serial#", serial_string);
  629. }
  630. }
  631. }
  632. int misc_init_r(void)
  633. {
  634. __maybe_unused int ret;
  635. uint boot;
  636. env_set("fel_booted", NULL);
  637. env_set("fel_scriptaddr", NULL);
  638. env_set("mmc_bootdev", NULL);
  639. boot = sunxi_get_boot_device();
  640. /* determine if we are running in FEL mode */
  641. if (boot == BOOT_DEVICE_BOARD) {
  642. env_set("fel_booted", "1");
  643. parse_spl_header(SPL_ADDR);
  644. /* or if we booted from MMC, and which one */
  645. } else if (boot == BOOT_DEVICE_MMC1) {
  646. env_set("mmc_bootdev", "0");
  647. } else if (boot == BOOT_DEVICE_MMC2) {
  648. env_set("mmc_bootdev", "1");
  649. }
  650. setup_environment(gd->fdt_blob);
  651. #ifndef CONFIG_MACH_SUN9I
  652. ret = sunxi_usb_phy_probe();
  653. if (ret)
  654. return ret;
  655. #endif
  656. #ifdef CONFIG_USB_ETHER
  657. usb_ether_init();
  658. #endif
  659. return 0;
  660. }
  661. int ft_board_setup(void *blob, bd_t *bd)
  662. {
  663. int __maybe_unused r;
  664. /*
  665. * Call setup_environment again in case the boot fdt has
  666. * ethernet aliases the u-boot copy does not have.
  667. */
  668. setup_environment(blob);
  669. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  670. r = sunxi_simplefb_setup(blob);
  671. if (r)
  672. return r;
  673. #endif
  674. return 0;
  675. }
  676. #ifdef CONFIG_SPL_LOAD_FIT
  677. int board_fit_config_name_match(const char *name)
  678. {
  679. struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
  680. const char *cmp_str = (void *)(ulong)SPL_ADDR;
  681. /* Check if there is a DT name stored in the SPL header and use that. */
  682. if (spl->dt_name_offset) {
  683. cmp_str += spl->dt_name_offset;
  684. } else {
  685. #ifdef CONFIG_DEFAULT_DEVICE_TREE
  686. cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
  687. #else
  688. return 0;
  689. #endif
  690. };
  691. /* Differentiate the two Pine64 board DTs by their DRAM size. */
  692. if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
  693. if ((gd->ram_size > 512 * 1024 * 1024))
  694. return !strstr(name, "plus");
  695. else
  696. return !!strstr(name, "plus");
  697. } else {
  698. return strcmp(name, cmp_str);
  699. }
  700. }
  701. #endif