init.S 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * Copyright 2007
  3. * Robert Lazarski, Instituto Atlantico, robertlazarski@gmail.com
  4. * Copyright 2004, 2007 Freescale Semiconductor.
  5. * Copyright 2002,2003, Motorola Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <ppc_asm.tmpl>
  26. #include <ppc_defs.h>
  27. #include <asm/cache.h>
  28. #include <asm/mmu.h>
  29. #include <config.h>
  30. #include <mpc85xx.h>
  31. /*
  32. * TLB0 and TLB1 Entries
  33. *
  34. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  35. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  36. * these TLB entries are established.
  37. *
  38. * The TLB entries for DDR are dynamically setup in spd_sdram()
  39. * and use TLB1 Entries 8 through 15 as needed according to the
  40. * size of DDR memory.
  41. *
  42. * MAS0: tlbsel, esel, nv
  43. * MAS1: valid, iprot, tid, ts, tsize
  44. * MAS2: epn, x0, x1, w, i, m, g, e
  45. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  46. */
  47. #define entry_start \
  48. mflr r1 ; \
  49. bl 0f ;
  50. #define entry_end \
  51. 0: mflr r0 ; \
  52. mtlr r1 ; \
  53. blr ;
  54. .section .bootpg, "ax"
  55. .globl tlb1_entry
  56. tlb1_entry:
  57. entry_start
  58. /*
  59. * Number of TLB0 and TLB1 entries in the following table
  60. */
  61. .long (2f-1f)/16
  62. 1:
  63. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  64. /*
  65. * TLB0 4K Non-cacheable, guarded
  66. * 0xff700000 4K Initial CCSRBAR mapping
  67. *
  68. * This ends up at a TLB0 Index==0 entry, and must not collide
  69. * with other TLB0 Entries.
  70. */
  71. .long FSL_BOOKE_MAS0(0, 0, 0)
  72. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  73. .long FSL_BOOKE_MAS2(CFG_CCSRBAR_DEFAULT, (MAS2_I|MAS2_G))
  74. .long FSL_BOOKE_MAS3(CFG_CCSRBAR_DEFAULT, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  75. #else
  76. #error("Update the number of table entries in tlb1_entry")
  77. #endif
  78. /*
  79. * TLB0 16K Cacheable, guarded
  80. * Temporary Global data for initialization
  81. *
  82. * Use four 4K TLB0 entries. These entries must be cacheable
  83. * as they provide the bootstrap memory before the memory
  84. * controler and real memory have been configured.
  85. *
  86. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  87. * and must not collide with other TLB0 entries.
  88. */
  89. .long FSL_BOOKE_MAS0(0, 0, 0)
  90. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  91. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, MAS2_G)
  92. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  93. .long FSL_BOOKE_MAS0(0, 0, 0)
  94. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  95. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 4 * 1024, MAS2_G)
  96. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 4 * 1024, 0,
  97. (MAS3_SX|MAS3_SW|MAS3_SR))
  98. .long FSL_BOOKE_MAS0(0, 0, 0)
  99. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  100. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 8 * 1024, MAS2_G)
  101. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 8 * 1024, 0,
  102. (MAS3_SX|MAS3_SW|MAS3_SR))
  103. .long FSL_BOOKE_MAS0(0, 0, 0)
  104. .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
  105. .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 12 * 1024, MAS2_G)
  106. .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 12 * 1024, 0,
  107. (MAS3_SX|MAS3_SW|MAS3_SR))
  108. /* TLB 1 Initializations */
  109. /*
  110. * TLB 0, 1: 128M Non-cacheable, guarded
  111. * 0xf8000000 128M FLASH
  112. * Out of reset this entry is only 4K.
  113. */
  114. .long FSL_BOOKE_MAS0(1, 0, 0)
  115. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  116. .long FSL_BOOKE_MAS2(CFG_FLASH_BASE + 0x4000000, (MAS2_I|MAS2_G))
  117. .long FSL_BOOKE_MAS3(CFG_FLASH_BASE + 0x4000000, 0,
  118. (MAS3_SX|MAS3_SW|MAS3_SR))
  119. .long FSL_BOOKE_MAS0(1, 1, 0)
  120. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  121. .long FSL_BOOKE_MAS2(CFG_FLASH_BASE, (MAS2_I|MAS2_G))
  122. .long FSL_BOOKE_MAS3(CFG_FLASH_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  123. /*
  124. * TLB 2: 1G Non-cacheable, guarded
  125. * 0x80000000 1G PCI1/PCIE 8,9,a,b
  126. */
  127. .long FSL_BOOKE_MAS0(1, 2, 0)
  128. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1G)
  129. .long FSL_BOOKE_MAS2(CFG_PCI_PHYS, (MAS2_I|MAS2_G))
  130. .long FSL_BOOKE_MAS3(CFG_PCI_PHYS, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  131. /*
  132. * TLB 3, 4: 512M Non-cacheable, guarded
  133. * 0xc0000000 1G PCI2
  134. */
  135. .long FSL_BOOKE_MAS0(1, 3, 0)
  136. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  137. .long FSL_BOOKE_MAS2(CFG_PCI2_MEM_PHYS, (MAS2_I|MAS2_G))
  138. .long FSL_BOOKE_MAS3(CFG_PCI2_MEM_PHYS, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  139. .long FSL_BOOKE_MAS0(1, 4, 0)
  140. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  141. .long FSL_BOOKE_MAS2(CFG_PCI2_MEM_PHYS + 0x10000000, (MAS2_I|MAS2_G))
  142. .long FSL_BOOKE_MAS3(CFG_PCI2_MEM_PHYS + 0x10000000, 0,
  143. (MAS3_SX|MAS3_SW|MAS3_SR))
  144. /*
  145. * TLB 5: 64M Non-cacheable, guarded
  146. * 0xe000_0000 1M CCSRBAR
  147. * 0xe200_0000 1M PCI1 IO
  148. * 0xe210_0000 1M PCI2 IO
  149. * 0xe300_0000 1M PCIe IO
  150. */
  151. .long FSL_BOOKE_MAS0(1, 5, 0)
  152. .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  153. .long FSL_BOOKE_MAS2(CFG_CCSRBAR, (MAS2_I|MAS2_G))
  154. .long FSL_BOOKE_MAS3(CFG_CCSRBAR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
  155. 2:
  156. entry_end