omap_hsmmc.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <memalign.h>
  28. #include <mmc.h>
  29. #include <part.h>
  30. #include <i2c.h>
  31. #if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
  32. #include <palmas.h>
  33. #endif
  34. #include <asm/io.h>
  35. #include <asm/arch/mmc_host_def.h>
  36. #ifdef CONFIG_OMAP54XX
  37. #include <asm/arch/mux_dra7xx.h>
  38. #include <asm/arch/dra7xx_iodelay.h>
  39. #endif
  40. #if !defined(CONFIG_SOC_KEYSTONE)
  41. #include <asm/gpio.h>
  42. #include <asm/arch/sys_proto.h>
  43. #endif
  44. #ifdef CONFIG_MMC_OMAP36XX_PINS
  45. #include <asm/arch/mux.h>
  46. #endif
  47. #include <dm.h>
  48. #include <power/regulator.h>
  49. DECLARE_GLOBAL_DATA_PTR;
  50. /* simplify defines to OMAP_HSMMC_USE_GPIO */
  51. #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
  52. (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
  53. #define OMAP_HSMMC_USE_GPIO
  54. #else
  55. #undef OMAP_HSMMC_USE_GPIO
  56. #endif
  57. /* common definitions for all OMAPs */
  58. #define SYSCTL_SRC (1 << 25)
  59. #define SYSCTL_SRD (1 << 26)
  60. #ifdef CONFIG_IODELAY_RECALIBRATION
  61. struct omap_hsmmc_pinctrl_state {
  62. struct pad_conf_entry *padconf;
  63. int npads;
  64. struct iodelay_cfg_entry *iodelay;
  65. int niodelays;
  66. };
  67. #endif
  68. struct omap_hsmmc_data {
  69. struct hsmmc *base_addr;
  70. #if !CONFIG_IS_ENABLED(DM_MMC)
  71. struct mmc_config cfg;
  72. #endif
  73. uint bus_width;
  74. uint clock;
  75. ushort last_cmd;
  76. #ifdef OMAP_HSMMC_USE_GPIO
  77. #if CONFIG_IS_ENABLED(DM_MMC)
  78. struct gpio_desc cd_gpio; /* Change Detect GPIO */
  79. struct gpio_desc wp_gpio; /* Write Protect GPIO */
  80. bool cd_inverted;
  81. #else
  82. int cd_gpio;
  83. int wp_gpio;
  84. #endif
  85. #endif
  86. #if CONFIG_IS_ENABLED(DM_MMC)
  87. enum bus_mode mode;
  88. #endif
  89. u8 controller_flags;
  90. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  91. struct omap_hsmmc_adma_desc *adma_desc_table;
  92. uint desc_slot;
  93. #endif
  94. const char *hw_rev;
  95. struct udevice *pbias_supply;
  96. uint signal_voltage;
  97. #ifdef CONFIG_IODELAY_RECALIBRATION
  98. struct omap_hsmmc_pinctrl_state *default_pinctrl_state;
  99. struct omap_hsmmc_pinctrl_state *hs_pinctrl_state;
  100. struct omap_hsmmc_pinctrl_state *hs200_1_8v_pinctrl_state;
  101. struct omap_hsmmc_pinctrl_state *ddr_1_8v_pinctrl_state;
  102. struct omap_hsmmc_pinctrl_state *sdr12_pinctrl_state;
  103. struct omap_hsmmc_pinctrl_state *sdr25_pinctrl_state;
  104. struct omap_hsmmc_pinctrl_state *ddr50_pinctrl_state;
  105. struct omap_hsmmc_pinctrl_state *sdr50_pinctrl_state;
  106. struct omap_hsmmc_pinctrl_state *sdr104_pinctrl_state;
  107. #endif
  108. };
  109. struct omap_mmc_of_data {
  110. u8 controller_flags;
  111. };
  112. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  113. struct omap_hsmmc_adma_desc {
  114. u8 attr;
  115. u8 reserved;
  116. u16 len;
  117. u32 addr;
  118. };
  119. #define ADMA_MAX_LEN 63488
  120. /* Decriptor table defines */
  121. #define ADMA_DESC_ATTR_VALID BIT(0)
  122. #define ADMA_DESC_ATTR_END BIT(1)
  123. #define ADMA_DESC_ATTR_INT BIT(2)
  124. #define ADMA_DESC_ATTR_ACT1 BIT(4)
  125. #define ADMA_DESC_ATTR_ACT2 BIT(5)
  126. #define ADMA_DESC_TRANSFER_DATA ADMA_DESC_ATTR_ACT2
  127. #define ADMA_DESC_LINK_DESC (ADMA_DESC_ATTR_ACT1 | ADMA_DESC_ATTR_ACT2)
  128. #endif
  129. /* If we fail after 1 second wait, something is really bad */
  130. #define MAX_RETRY_MS 1000
  131. #define MMC_TIMEOUT_MS 20
  132. /* DMA transfers can take a long time if a lot a data is transferred.
  133. * The timeout must take in account the amount of data. Let's assume
  134. * that the time will never exceed 333 ms per MB (in other word we assume
  135. * that the bandwidth is always above 3MB/s).
  136. */
  137. #define DMA_TIMEOUT_PER_MB 333
  138. #define OMAP_HSMMC_SUPPORTS_DUAL_VOLT BIT(0)
  139. #define OMAP_HSMMC_NO_1_8_V BIT(1)
  140. #define OMAP_HSMMC_USE_ADMA BIT(2)
  141. #define OMAP_HSMMC_REQUIRE_IODELAY BIT(3)
  142. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  143. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  144. unsigned int siz);
  145. static void omap_hsmmc_start_clock(struct hsmmc *mmc_base);
  146. static void omap_hsmmc_stop_clock(struct hsmmc *mmc_base);
  147. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit);
  148. static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc)
  149. {
  150. #if CONFIG_IS_ENABLED(DM_MMC)
  151. return dev_get_priv(mmc->dev);
  152. #else
  153. return (struct omap_hsmmc_data *)mmc->priv;
  154. #endif
  155. }
  156. static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc)
  157. {
  158. #if CONFIG_IS_ENABLED(DM_MMC)
  159. struct omap_hsmmc_plat *plat = dev_get_platdata(mmc->dev);
  160. return &plat->cfg;
  161. #else
  162. return &((struct omap_hsmmc_data *)mmc->priv)->cfg;
  163. #endif
  164. }
  165. #if defined(OMAP_HSMMC_USE_GPIO) && !CONFIG_IS_ENABLED(DM_MMC)
  166. static int omap_mmc_setup_gpio_in(int gpio, const char *label)
  167. {
  168. int ret;
  169. #ifndef CONFIG_DM_GPIO
  170. if (!gpio_is_valid(gpio))
  171. return -1;
  172. #endif
  173. ret = gpio_request(gpio, label);
  174. if (ret)
  175. return ret;
  176. ret = gpio_direction_input(gpio);
  177. if (ret)
  178. return ret;
  179. return gpio;
  180. }
  181. #endif
  182. static unsigned char mmc_board_init(struct mmc *mmc)
  183. {
  184. #if defined(CONFIG_OMAP34XX)
  185. struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
  186. t2_t *t2_base = (t2_t *)T2_BASE;
  187. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  188. u32 pbias_lite;
  189. #ifdef CONFIG_MMC_OMAP36XX_PINS
  190. u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
  191. #endif
  192. pbias_lite = readl(&t2_base->pbias_lite);
  193. pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
  194. #ifdef CONFIG_TARGET_OMAP3_CAIRO
  195. /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
  196. pbias_lite &= ~PBIASLITEVMODE0;
  197. #endif
  198. #ifdef CONFIG_MMC_OMAP36XX_PINS
  199. if (get_cpu_family() == CPU_OMAP36XX) {
  200. /* Disable extended drain IO before changing PBIAS */
  201. wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
  202. writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
  203. }
  204. #endif
  205. writel(pbias_lite, &t2_base->pbias_lite);
  206. writel(pbias_lite | PBIASLITEPWRDNZ1 |
  207. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  208. &t2_base->pbias_lite);
  209. #ifdef CONFIG_MMC_OMAP36XX_PINS
  210. if (get_cpu_family() == CPU_OMAP36XX)
  211. /* Enable extended drain IO after changing PBIAS */
  212. writel(wkup_ctrl |
  213. OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
  214. OMAP34XX_CTRL_WKUP_CTRL);
  215. #endif
  216. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  217. &t2_base->devconf0);
  218. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  219. &t2_base->devconf1);
  220. /* Change from default of 52MHz to 26MHz if necessary */
  221. if (!(cfg->host_caps & MMC_MODE_HS_52MHz))
  222. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  223. &t2_base->ctl_prog_io1);
  224. writel(readl(&prcm_base->fclken1_core) |
  225. EN_MMC1 | EN_MMC2 | EN_MMC3,
  226. &prcm_base->fclken1_core);
  227. writel(readl(&prcm_base->iclken1_core) |
  228. EN_MMC1 | EN_MMC2 | EN_MMC3,
  229. &prcm_base->iclken1_core);
  230. #endif
  231. #if (defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)) &&\
  232. !CONFIG_IS_ENABLED(DM_REGULATOR)
  233. /* PBIAS config needed for MMC1 only */
  234. if (mmc_get_blk_desc(mmc)->devnum == 0)
  235. vmmc_pbias_config(LDO_VOLT_3V0);
  236. #endif
  237. return 0;
  238. }
  239. void mmc_init_stream(struct hsmmc *mmc_base)
  240. {
  241. ulong start;
  242. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  243. writel(MMC_CMD0, &mmc_base->cmd);
  244. start = get_timer(0);
  245. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  246. if (get_timer(0) - start > MAX_RETRY_MS) {
  247. printf("%s: timedout waiting for cc!\n", __func__);
  248. return;
  249. }
  250. }
  251. writel(CC_MASK, &mmc_base->stat)
  252. ;
  253. writel(MMC_CMD0, &mmc_base->cmd)
  254. ;
  255. start = get_timer(0);
  256. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  257. if (get_timer(0) - start > MAX_RETRY_MS) {
  258. printf("%s: timedout waiting for cc2!\n", __func__);
  259. return;
  260. }
  261. }
  262. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  263. }
  264. #if CONFIG_IS_ENABLED(DM_MMC)
  265. #ifdef CONFIG_IODELAY_RECALIBRATION
  266. static void omap_hsmmc_io_recalibrate(struct mmc *mmc)
  267. {
  268. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  269. struct omap_hsmmc_pinctrl_state *pinctrl_state;
  270. switch (priv->mode) {
  271. case MMC_HS_200:
  272. pinctrl_state = priv->hs200_1_8v_pinctrl_state;
  273. break;
  274. case UHS_SDR104:
  275. pinctrl_state = priv->sdr104_pinctrl_state;
  276. break;
  277. case UHS_SDR50:
  278. pinctrl_state = priv->sdr50_pinctrl_state;
  279. break;
  280. case UHS_DDR50:
  281. pinctrl_state = priv->ddr50_pinctrl_state;
  282. break;
  283. case UHS_SDR25:
  284. pinctrl_state = priv->sdr25_pinctrl_state;
  285. break;
  286. case UHS_SDR12:
  287. pinctrl_state = priv->sdr12_pinctrl_state;
  288. break;
  289. case SD_HS:
  290. case MMC_HS:
  291. case MMC_HS_52:
  292. pinctrl_state = priv->hs_pinctrl_state;
  293. break;
  294. case MMC_DDR_52:
  295. pinctrl_state = priv->ddr_1_8v_pinctrl_state;
  296. default:
  297. pinctrl_state = priv->default_pinctrl_state;
  298. break;
  299. }
  300. if (!pinctrl_state)
  301. pinctrl_state = priv->default_pinctrl_state;
  302. if (priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY) {
  303. if (pinctrl_state->iodelay)
  304. late_recalibrate_iodelay(pinctrl_state->padconf,
  305. pinctrl_state->npads,
  306. pinctrl_state->iodelay,
  307. pinctrl_state->niodelays);
  308. else
  309. do_set_mux32((*ctrl)->control_padconf_core_base,
  310. pinctrl_state->padconf,
  311. pinctrl_state->npads);
  312. }
  313. }
  314. #endif
  315. static void omap_hsmmc_set_timing(struct mmc *mmc)
  316. {
  317. u32 val;
  318. struct hsmmc *mmc_base;
  319. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  320. mmc_base = priv->base_addr;
  321. omap_hsmmc_stop_clock(mmc_base);
  322. val = readl(&mmc_base->ac12);
  323. val &= ~AC12_UHSMC_MASK;
  324. priv->mode = mmc->selected_mode;
  325. if (mmc_is_mode_ddr(priv->mode))
  326. writel(readl(&mmc_base->con) | DDR, &mmc_base->con);
  327. else
  328. writel(readl(&mmc_base->con) & ~DDR, &mmc_base->con);
  329. switch (priv->mode) {
  330. case MMC_HS_200:
  331. case UHS_SDR104:
  332. val |= AC12_UHSMC_SDR104;
  333. break;
  334. case UHS_SDR50:
  335. val |= AC12_UHSMC_SDR50;
  336. break;
  337. case MMC_DDR_52:
  338. case UHS_DDR50:
  339. val |= AC12_UHSMC_DDR50;
  340. break;
  341. case SD_HS:
  342. case MMC_HS_52:
  343. case UHS_SDR25:
  344. val |= AC12_UHSMC_SDR25;
  345. break;
  346. case MMC_LEGACY:
  347. case MMC_HS:
  348. case SD_LEGACY:
  349. case UHS_SDR12:
  350. val |= AC12_UHSMC_SDR12;
  351. break;
  352. default:
  353. val |= AC12_UHSMC_RES;
  354. break;
  355. }
  356. writel(val, &mmc_base->ac12);
  357. #ifdef CONFIG_IODELAY_RECALIBRATION
  358. omap_hsmmc_io_recalibrate(mmc);
  359. #endif
  360. omap_hsmmc_start_clock(mmc_base);
  361. }
  362. static void omap_hsmmc_conf_bus_power(struct mmc *mmc, uint signal_voltage)
  363. {
  364. struct hsmmc *mmc_base;
  365. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  366. u32 hctl, ac12;
  367. mmc_base = priv->base_addr;
  368. hctl = readl(&mmc_base->hctl) & ~SDVS_MASK;
  369. ac12 = readl(&mmc_base->ac12) & ~AC12_V1V8_SIGEN;
  370. switch (signal_voltage) {
  371. case MMC_SIGNAL_VOLTAGE_330:
  372. hctl |= SDVS_3V0;
  373. break;
  374. case MMC_SIGNAL_VOLTAGE_180:
  375. hctl |= SDVS_1V8;
  376. ac12 |= AC12_V1V8_SIGEN;
  377. break;
  378. }
  379. writel(hctl, &mmc_base->hctl);
  380. writel(ac12, &mmc_base->ac12);
  381. }
  382. #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
  383. static int omap_hsmmc_wait_dat0(struct udevice *dev, int state, int timeout)
  384. {
  385. int ret = -ETIMEDOUT;
  386. u32 con;
  387. bool dat0_high;
  388. bool target_dat0_high = !!state;
  389. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  390. struct hsmmc *mmc_base = priv->base_addr;
  391. con = readl(&mmc_base->con);
  392. writel(con | CON_CLKEXTFREE | CON_PADEN, &mmc_base->con);
  393. timeout = DIV_ROUND_UP(timeout, 10); /* check every 10 us. */
  394. while (timeout--) {
  395. dat0_high = !!(readl(&mmc_base->pstate) & PSTATE_DLEV_DAT0);
  396. if (dat0_high == target_dat0_high) {
  397. ret = 0;
  398. break;
  399. }
  400. udelay(10);
  401. }
  402. writel(con, &mmc_base->con);
  403. return ret;
  404. }
  405. #endif
  406. #if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
  407. #if CONFIG_IS_ENABLED(DM_REGULATOR)
  408. static int omap_hsmmc_set_io_regulator(struct mmc *mmc, int mV)
  409. {
  410. int ret = 0;
  411. int uV = mV * 1000;
  412. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  413. if (!mmc->vqmmc_supply)
  414. return 0;
  415. /* Disable PBIAS */
  416. ret = regulator_set_enable(priv->pbias_supply, false);
  417. if (ret && ret != -ENOSYS)
  418. return ret;
  419. /* Turn off IO voltage */
  420. ret = regulator_set_enable(mmc->vqmmc_supply, false);
  421. if (ret && ret != -ENOSYS)
  422. return ret;
  423. /* Program a new IO voltage value */
  424. ret = regulator_set_value(mmc->vqmmc_supply, uV);
  425. if (ret)
  426. return ret;
  427. /* Turn on IO voltage */
  428. ret = regulator_set_enable(mmc->vqmmc_supply, true);
  429. if (ret && ret != -ENOSYS)
  430. return ret;
  431. /* Program PBIAS voltage*/
  432. ret = regulator_set_value(priv->pbias_supply, uV);
  433. if (ret && ret != -ENOSYS)
  434. return ret;
  435. /* Enable PBIAS */
  436. ret = regulator_set_enable(priv->pbias_supply, true);
  437. if (ret && ret != -ENOSYS)
  438. return ret;
  439. return 0;
  440. }
  441. #endif
  442. static int omap_hsmmc_set_signal_voltage(struct mmc *mmc)
  443. {
  444. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  445. struct hsmmc *mmc_base = priv->base_addr;
  446. int mv = mmc_voltage_to_mv(mmc->signal_voltage);
  447. u32 capa_mask;
  448. __maybe_unused u8 palmas_ldo_volt;
  449. u32 val;
  450. if (mv < 0)
  451. return -EINVAL;
  452. if (mmc->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
  453. /* Use 3.0V rather than 3.3V */
  454. mv = 3000;
  455. capa_mask = VS30_3V0SUP;
  456. palmas_ldo_volt = LDO_VOLT_3V0;
  457. } else if (mmc->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
  458. capa_mask = VS18_1V8SUP;
  459. palmas_ldo_volt = LDO_VOLT_1V8;
  460. } else {
  461. return -EOPNOTSUPP;
  462. }
  463. val = readl(&mmc_base->capa);
  464. if (!(val & capa_mask))
  465. return -EOPNOTSUPP;
  466. priv->signal_voltage = mmc->signal_voltage;
  467. omap_hsmmc_conf_bus_power(mmc, mmc->signal_voltage);
  468. #if CONFIG_IS_ENABLED(DM_REGULATOR)
  469. return omap_hsmmc_set_io_regulator(mmc, mv);
  470. #elif (defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)) && \
  471. defined(CONFIG_PALMAS_POWER)
  472. if (mmc_get_blk_desc(mmc)->devnum == 0)
  473. vmmc_pbias_config(palmas_ldo_volt);
  474. return 0;
  475. #else
  476. return 0;
  477. #endif
  478. }
  479. #endif
  480. static uint32_t omap_hsmmc_set_capabilities(struct mmc *mmc)
  481. {
  482. struct hsmmc *mmc_base;
  483. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  484. u32 val;
  485. mmc_base = priv->base_addr;
  486. val = readl(&mmc_base->capa);
  487. if (priv->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
  488. val |= (VS30_3V0SUP | VS18_1V8SUP);
  489. } else if (priv->controller_flags & OMAP_HSMMC_NO_1_8_V) {
  490. val |= VS30_3V0SUP;
  491. val &= ~VS18_1V8SUP;
  492. } else {
  493. val |= VS18_1V8SUP;
  494. val &= ~VS30_3V0SUP;
  495. }
  496. writel(val, &mmc_base->capa);
  497. return val;
  498. }
  499. #ifdef MMC_SUPPORTS_TUNING
  500. static void omap_hsmmc_disable_tuning(struct mmc *mmc)
  501. {
  502. struct hsmmc *mmc_base;
  503. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  504. u32 val;
  505. mmc_base = priv->base_addr;
  506. val = readl(&mmc_base->ac12);
  507. val &= ~(AC12_SCLK_SEL);
  508. writel(val, &mmc_base->ac12);
  509. val = readl(&mmc_base->dll);
  510. val &= ~(DLL_FORCE_VALUE | DLL_SWT);
  511. writel(val, &mmc_base->dll);
  512. }
  513. static void omap_hsmmc_set_dll(struct mmc *mmc, int count)
  514. {
  515. int i;
  516. struct hsmmc *mmc_base;
  517. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  518. u32 val;
  519. mmc_base = priv->base_addr;
  520. val = readl(&mmc_base->dll);
  521. val |= DLL_FORCE_VALUE;
  522. val &= ~(DLL_FORCE_SR_C_MASK << DLL_FORCE_SR_C_SHIFT);
  523. val |= (count << DLL_FORCE_SR_C_SHIFT);
  524. writel(val, &mmc_base->dll);
  525. val |= DLL_CALIB;
  526. writel(val, &mmc_base->dll);
  527. for (i = 0; i < 1000; i++) {
  528. if (readl(&mmc_base->dll) & DLL_CALIB)
  529. break;
  530. }
  531. val &= ~DLL_CALIB;
  532. writel(val, &mmc_base->dll);
  533. }
  534. static int omap_hsmmc_execute_tuning(struct udevice *dev, uint opcode)
  535. {
  536. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  537. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  538. struct mmc *mmc = upriv->mmc;
  539. struct hsmmc *mmc_base;
  540. u32 val;
  541. u8 cur_match, prev_match = 0;
  542. int ret;
  543. u32 phase_delay = 0;
  544. u32 start_window = 0, max_window = 0;
  545. u32 length = 0, max_len = 0;
  546. mmc_base = priv->base_addr;
  547. val = readl(&mmc_base->capa2);
  548. /* clock tuning is not needed for upto 52MHz */
  549. if (!((mmc->selected_mode == MMC_HS_200) ||
  550. (mmc->selected_mode == UHS_SDR104) ||
  551. ((mmc->selected_mode == UHS_SDR50) && (val & CAPA2_TSDR50))))
  552. return 0;
  553. val = readl(&mmc_base->dll);
  554. val |= DLL_SWT;
  555. writel(val, &mmc_base->dll);
  556. while (phase_delay <= MAX_PHASE_DELAY) {
  557. omap_hsmmc_set_dll(mmc, phase_delay);
  558. cur_match = !mmc_send_tuning(mmc, opcode, NULL);
  559. if (cur_match) {
  560. if (prev_match) {
  561. length++;
  562. } else {
  563. start_window = phase_delay;
  564. length = 1;
  565. }
  566. }
  567. if (length > max_len) {
  568. max_window = start_window;
  569. max_len = length;
  570. }
  571. prev_match = cur_match;
  572. phase_delay += 4;
  573. }
  574. if (!max_len) {
  575. ret = -EIO;
  576. goto tuning_error;
  577. }
  578. val = readl(&mmc_base->ac12);
  579. if (!(val & AC12_SCLK_SEL)) {
  580. ret = -EIO;
  581. goto tuning_error;
  582. }
  583. phase_delay = max_window + 4 * ((3 * max_len) >> 2);
  584. omap_hsmmc_set_dll(mmc, phase_delay);
  585. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  586. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  587. return 0;
  588. tuning_error:
  589. omap_hsmmc_disable_tuning(mmc);
  590. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  591. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  592. return ret;
  593. }
  594. #endif
  595. static void omap_hsmmc_send_init_stream(struct udevice *dev)
  596. {
  597. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  598. struct hsmmc *mmc_base = priv->base_addr;
  599. mmc_init_stream(mmc_base);
  600. }
  601. #endif
  602. static void mmc_enable_irq(struct mmc *mmc, struct mmc_cmd *cmd)
  603. {
  604. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  605. struct hsmmc *mmc_base = priv->base_addr;
  606. u32 irq_mask = INT_EN_MASK;
  607. /*
  608. * TODO: Errata i802 indicates only DCRC interrupts can occur during
  609. * tuning procedure and DCRC should be disabled. But see occurences
  610. * of DEB, CIE, CEB, CCRC interupts during tuning procedure. These
  611. * interrupts occur along with BRR, so the data is actually in the
  612. * buffer. It has to be debugged why these interrutps occur
  613. */
  614. if (cmd && mmc_is_tuning_cmd(cmd->cmdidx))
  615. irq_mask &= ~(IE_DEB | IE_DCRC | IE_CIE | IE_CEB | IE_CCRC);
  616. writel(irq_mask, &mmc_base->ie);
  617. }
  618. static int omap_hsmmc_init_setup(struct mmc *mmc)
  619. {
  620. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  621. struct hsmmc *mmc_base;
  622. unsigned int reg_val;
  623. unsigned int dsor;
  624. ulong start;
  625. mmc_base = priv->base_addr;
  626. mmc_board_init(mmc);
  627. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  628. &mmc_base->sysconfig);
  629. start = get_timer(0);
  630. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  631. if (get_timer(0) - start > MAX_RETRY_MS) {
  632. printf("%s: timedout waiting for cc2!\n", __func__);
  633. return -ETIMEDOUT;
  634. }
  635. }
  636. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  637. start = get_timer(0);
  638. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  639. if (get_timer(0) - start > MAX_RETRY_MS) {
  640. printf("%s: timedout waiting for softresetall!\n",
  641. __func__);
  642. return -ETIMEDOUT;
  643. }
  644. }
  645. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  646. reg_val = readl(&mmc_base->hl_hwinfo);
  647. if (reg_val & MADMA_EN)
  648. priv->controller_flags |= OMAP_HSMMC_USE_ADMA;
  649. #endif
  650. #if CONFIG_IS_ENABLED(DM_MMC)
  651. reg_val = omap_hsmmc_set_capabilities(mmc);
  652. omap_hsmmc_conf_bus_power(mmc, (reg_val & VS30_3V0SUP) ?
  653. MMC_SIGNAL_VOLTAGE_330 : MMC_SIGNAL_VOLTAGE_180);
  654. #else
  655. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  656. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  657. &mmc_base->capa);
  658. #endif
  659. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  660. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  661. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  662. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  663. dsor = 240;
  664. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  665. (ICE_STOP | DTO_15THDTO));
  666. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  667. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  668. start = get_timer(0);
  669. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  670. if (get_timer(0) - start > MAX_RETRY_MS) {
  671. printf("%s: timedout waiting for ics!\n", __func__);
  672. return -ETIMEDOUT;
  673. }
  674. }
  675. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  676. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  677. mmc_enable_irq(mmc, NULL);
  678. #if !CONFIG_IS_ENABLED(DM_MMC)
  679. mmc_init_stream(mmc_base);
  680. #endif
  681. return 0;
  682. }
  683. /*
  684. * MMC controller internal finite state machine reset
  685. *
  686. * Used to reset command or data internal state machines, using respectively
  687. * SRC or SRD bit of SYSCTL register
  688. */
  689. static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
  690. {
  691. ulong start;
  692. mmc_reg_out(&mmc_base->sysctl, bit, bit);
  693. /*
  694. * CMD(DAT) lines reset procedures are slightly different
  695. * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
  696. * According to OMAP3 TRM:
  697. * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
  698. * returns to 0x0.
  699. * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
  700. * procedure steps must be as follows:
  701. * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
  702. * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
  703. * 2. Poll the SRC(SRD) bit until it is set to 0x1.
  704. * 3. Wait until the SRC (SRD) bit returns to 0x0
  705. * (reset procedure is completed).
  706. */
  707. #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  708. defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
  709. if (!(readl(&mmc_base->sysctl) & bit)) {
  710. start = get_timer(0);
  711. while (!(readl(&mmc_base->sysctl) & bit)) {
  712. if (get_timer(0) - start > MMC_TIMEOUT_MS)
  713. return;
  714. }
  715. }
  716. #endif
  717. start = get_timer(0);
  718. while ((readl(&mmc_base->sysctl) & bit) != 0) {
  719. if (get_timer(0) - start > MAX_RETRY_MS) {
  720. printf("%s: timedout waiting for sysctl %x to clear\n",
  721. __func__, bit);
  722. return;
  723. }
  724. }
  725. }
  726. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  727. static void omap_hsmmc_adma_desc(struct mmc *mmc, char *buf, u16 len, bool end)
  728. {
  729. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  730. struct omap_hsmmc_adma_desc *desc;
  731. u8 attr;
  732. desc = &priv->adma_desc_table[priv->desc_slot];
  733. attr = ADMA_DESC_ATTR_VALID | ADMA_DESC_TRANSFER_DATA;
  734. if (!end)
  735. priv->desc_slot++;
  736. else
  737. attr |= ADMA_DESC_ATTR_END;
  738. desc->len = len;
  739. desc->addr = (u32)buf;
  740. desc->reserved = 0;
  741. desc->attr = attr;
  742. }
  743. static void omap_hsmmc_prepare_adma_table(struct mmc *mmc,
  744. struct mmc_data *data)
  745. {
  746. uint total_len = data->blocksize * data->blocks;
  747. uint desc_count = DIV_ROUND_UP(total_len, ADMA_MAX_LEN);
  748. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  749. int i = desc_count;
  750. char *buf;
  751. priv->desc_slot = 0;
  752. priv->adma_desc_table = (struct omap_hsmmc_adma_desc *)
  753. memalign(ARCH_DMA_MINALIGN, desc_count *
  754. sizeof(struct omap_hsmmc_adma_desc));
  755. if (data->flags & MMC_DATA_READ)
  756. buf = data->dest;
  757. else
  758. buf = (char *)data->src;
  759. while (--i) {
  760. omap_hsmmc_adma_desc(mmc, buf, ADMA_MAX_LEN, false);
  761. buf += ADMA_MAX_LEN;
  762. total_len -= ADMA_MAX_LEN;
  763. }
  764. omap_hsmmc_adma_desc(mmc, buf, total_len, true);
  765. flush_dcache_range((long)priv->adma_desc_table,
  766. (long)priv->adma_desc_table +
  767. ROUND(desc_count *
  768. sizeof(struct omap_hsmmc_adma_desc),
  769. ARCH_DMA_MINALIGN));
  770. }
  771. static void omap_hsmmc_prepare_data(struct mmc *mmc, struct mmc_data *data)
  772. {
  773. struct hsmmc *mmc_base;
  774. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  775. u32 val;
  776. char *buf;
  777. mmc_base = priv->base_addr;
  778. omap_hsmmc_prepare_adma_table(mmc, data);
  779. if (data->flags & MMC_DATA_READ)
  780. buf = data->dest;
  781. else
  782. buf = (char *)data->src;
  783. val = readl(&mmc_base->hctl);
  784. val |= DMA_SELECT;
  785. writel(val, &mmc_base->hctl);
  786. val = readl(&mmc_base->con);
  787. val |= DMA_MASTER;
  788. writel(val, &mmc_base->con);
  789. writel((u32)priv->adma_desc_table, &mmc_base->admasal);
  790. flush_dcache_range((u32)buf,
  791. (u32)buf +
  792. ROUND(data->blocksize * data->blocks,
  793. ARCH_DMA_MINALIGN));
  794. }
  795. static void omap_hsmmc_dma_cleanup(struct mmc *mmc)
  796. {
  797. struct hsmmc *mmc_base;
  798. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  799. u32 val;
  800. mmc_base = priv->base_addr;
  801. val = readl(&mmc_base->con);
  802. val &= ~DMA_MASTER;
  803. writel(val, &mmc_base->con);
  804. val = readl(&mmc_base->hctl);
  805. val &= ~DMA_SELECT;
  806. writel(val, &mmc_base->hctl);
  807. kfree(priv->adma_desc_table);
  808. }
  809. #else
  810. #define omap_hsmmc_adma_desc
  811. #define omap_hsmmc_prepare_adma_table
  812. #define omap_hsmmc_prepare_data
  813. #define omap_hsmmc_dma_cleanup
  814. #endif
  815. #if !CONFIG_IS_ENABLED(DM_MMC)
  816. static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  817. struct mmc_data *data)
  818. {
  819. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  820. #else
  821. static int omap_hsmmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
  822. struct mmc_data *data)
  823. {
  824. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  825. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  826. struct mmc *mmc = upriv->mmc;
  827. #endif
  828. struct hsmmc *mmc_base;
  829. unsigned int flags, mmc_stat;
  830. ulong start;
  831. priv->last_cmd = cmd->cmdidx;
  832. mmc_base = priv->base_addr;
  833. if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
  834. return 0;
  835. start = get_timer(0);
  836. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  837. if (get_timer(0) - start > MAX_RETRY_MS) {
  838. printf("%s: timedout waiting on cmd inhibit to clear\n",
  839. __func__);
  840. return -ETIMEDOUT;
  841. }
  842. }
  843. writel(0xFFFFFFFF, &mmc_base->stat);
  844. start = get_timer(0);
  845. while (readl(&mmc_base->stat)) {
  846. if (get_timer(0) - start > MAX_RETRY_MS) {
  847. printf("%s: timedout waiting for STAT (%x) to clear\n",
  848. __func__, readl(&mmc_base->stat));
  849. return -ETIMEDOUT;
  850. }
  851. }
  852. /*
  853. * CMDREG
  854. * CMDIDX[13:8] : Command index
  855. * DATAPRNT[5] : Data Present Select
  856. * ENCMDIDX[4] : Command Index Check Enable
  857. * ENCMDCRC[3] : Command CRC Check Enable
  858. * RSPTYP[1:0]
  859. * 00 = No Response
  860. * 01 = Length 136
  861. * 10 = Length 48
  862. * 11 = Length 48 Check busy after response
  863. */
  864. /* Delay added before checking the status of frq change
  865. * retry not supported by mmc.c(core file)
  866. */
  867. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  868. udelay(50000); /* wait 50 ms */
  869. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  870. flags = 0;
  871. else if (cmd->resp_type & MMC_RSP_136)
  872. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  873. else if (cmd->resp_type & MMC_RSP_BUSY)
  874. flags = RSP_TYPE_LGHT48B;
  875. else
  876. flags = RSP_TYPE_LGHT48;
  877. /* enable default flags */
  878. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  879. MSBS_SGLEBLK);
  880. flags &= ~(ACEN_ENABLE | BCE_ENABLE | DE_ENABLE);
  881. if (cmd->resp_type & MMC_RSP_CRC)
  882. flags |= CCCE_CHECK;
  883. if (cmd->resp_type & MMC_RSP_OPCODE)
  884. flags |= CICE_CHECK;
  885. if (data) {
  886. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  887. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  888. flags |= (MSBS_MULTIBLK | BCE_ENABLE | ACEN_ENABLE);
  889. data->blocksize = 512;
  890. writel(data->blocksize | (data->blocks << 16),
  891. &mmc_base->blk);
  892. } else
  893. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  894. if (data->flags & MMC_DATA_READ)
  895. flags |= (DP_DATA | DDIR_READ);
  896. else
  897. flags |= (DP_DATA | DDIR_WRITE);
  898. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  899. if ((priv->controller_flags & OMAP_HSMMC_USE_ADMA) &&
  900. !mmc_is_tuning_cmd(cmd->cmdidx)) {
  901. omap_hsmmc_prepare_data(mmc, data);
  902. flags |= DE_ENABLE;
  903. }
  904. #endif
  905. }
  906. mmc_enable_irq(mmc, cmd);
  907. writel(cmd->cmdarg, &mmc_base->arg);
  908. udelay(20); /* To fix "No status update" error on eMMC */
  909. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  910. start = get_timer(0);
  911. do {
  912. mmc_stat = readl(&mmc_base->stat);
  913. if (get_timer(start) > MAX_RETRY_MS) {
  914. printf("%s : timeout: No status update\n", __func__);
  915. return -ETIMEDOUT;
  916. }
  917. } while (!mmc_stat);
  918. if ((mmc_stat & IE_CTO) != 0) {
  919. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
  920. return -ETIMEDOUT;
  921. } else if ((mmc_stat & ERRI_MASK) != 0)
  922. return -1;
  923. if (mmc_stat & CC_MASK) {
  924. writel(CC_MASK, &mmc_base->stat);
  925. if (cmd->resp_type & MMC_RSP_PRESENT) {
  926. if (cmd->resp_type & MMC_RSP_136) {
  927. /* response type 2 */
  928. cmd->response[3] = readl(&mmc_base->rsp10);
  929. cmd->response[2] = readl(&mmc_base->rsp32);
  930. cmd->response[1] = readl(&mmc_base->rsp54);
  931. cmd->response[0] = readl(&mmc_base->rsp76);
  932. } else
  933. /* response types 1, 1b, 3, 4, 5, 6 */
  934. cmd->response[0] = readl(&mmc_base->rsp10);
  935. }
  936. }
  937. #ifdef CONFIG_MMC_OMAP_HS_ADMA
  938. if ((priv->controller_flags & OMAP_HSMMC_USE_ADMA) && data &&
  939. !mmc_is_tuning_cmd(cmd->cmdidx)) {
  940. u32 sz_mb, timeout;
  941. if (mmc_stat & IE_ADMAE) {
  942. omap_hsmmc_dma_cleanup(mmc);
  943. return -EIO;
  944. }
  945. sz_mb = DIV_ROUND_UP(data->blocksize * data->blocks, 1 << 20);
  946. timeout = sz_mb * DMA_TIMEOUT_PER_MB;
  947. if (timeout < MAX_RETRY_MS)
  948. timeout = MAX_RETRY_MS;
  949. start = get_timer(0);
  950. do {
  951. mmc_stat = readl(&mmc_base->stat);
  952. if (mmc_stat & TC_MASK) {
  953. writel(readl(&mmc_base->stat) | TC_MASK,
  954. &mmc_base->stat);
  955. break;
  956. }
  957. if (get_timer(start) > timeout) {
  958. printf("%s : DMA timeout: No status update\n",
  959. __func__);
  960. return -ETIMEDOUT;
  961. }
  962. } while (1);
  963. omap_hsmmc_dma_cleanup(mmc);
  964. return 0;
  965. }
  966. #endif
  967. if (data && (data->flags & MMC_DATA_READ)) {
  968. mmc_read_data(mmc_base, data->dest,
  969. data->blocksize * data->blocks);
  970. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  971. mmc_write_data(mmc_base, data->src,
  972. data->blocksize * data->blocks);
  973. }
  974. return 0;
  975. }
  976. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  977. {
  978. unsigned int *output_buf = (unsigned int *)buf;
  979. unsigned int mmc_stat;
  980. unsigned int count;
  981. /*
  982. * Start Polled Read
  983. */
  984. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  985. count /= 4;
  986. while (size) {
  987. ulong start = get_timer(0);
  988. do {
  989. mmc_stat = readl(&mmc_base->stat);
  990. if (get_timer(0) - start > MAX_RETRY_MS) {
  991. printf("%s: timedout waiting for status!\n",
  992. __func__);
  993. return -ETIMEDOUT;
  994. }
  995. } while (mmc_stat == 0);
  996. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  997. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  998. if ((mmc_stat & ERRI_MASK) != 0)
  999. return 1;
  1000. if (mmc_stat & BRR_MASK) {
  1001. unsigned int k;
  1002. writel(readl(&mmc_base->stat) | BRR_MASK,
  1003. &mmc_base->stat);
  1004. for (k = 0; k < count; k++) {
  1005. *output_buf = readl(&mmc_base->data);
  1006. output_buf++;
  1007. }
  1008. size -= (count*4);
  1009. }
  1010. if (mmc_stat & BWR_MASK)
  1011. writel(readl(&mmc_base->stat) | BWR_MASK,
  1012. &mmc_base->stat);
  1013. if (mmc_stat & TC_MASK) {
  1014. writel(readl(&mmc_base->stat) | TC_MASK,
  1015. &mmc_base->stat);
  1016. break;
  1017. }
  1018. }
  1019. return 0;
  1020. }
  1021. #if CONFIG_IS_ENABLED(MMC_WRITE)
  1022. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  1023. unsigned int size)
  1024. {
  1025. unsigned int *input_buf = (unsigned int *)buf;
  1026. unsigned int mmc_stat;
  1027. unsigned int count;
  1028. /*
  1029. * Start Polled Write
  1030. */
  1031. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  1032. count /= 4;
  1033. while (size) {
  1034. ulong start = get_timer(0);
  1035. do {
  1036. mmc_stat = readl(&mmc_base->stat);
  1037. if (get_timer(0) - start > MAX_RETRY_MS) {
  1038. printf("%s: timedout waiting for status!\n",
  1039. __func__);
  1040. return -ETIMEDOUT;
  1041. }
  1042. } while (mmc_stat == 0);
  1043. if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
  1044. mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
  1045. if ((mmc_stat & ERRI_MASK) != 0)
  1046. return 1;
  1047. if (mmc_stat & BWR_MASK) {
  1048. unsigned int k;
  1049. writel(readl(&mmc_base->stat) | BWR_MASK,
  1050. &mmc_base->stat);
  1051. for (k = 0; k < count; k++) {
  1052. writel(*input_buf, &mmc_base->data);
  1053. input_buf++;
  1054. }
  1055. size -= (count*4);
  1056. }
  1057. if (mmc_stat & BRR_MASK)
  1058. writel(readl(&mmc_base->stat) | BRR_MASK,
  1059. &mmc_base->stat);
  1060. if (mmc_stat & TC_MASK) {
  1061. writel(readl(&mmc_base->stat) | TC_MASK,
  1062. &mmc_base->stat);
  1063. break;
  1064. }
  1065. }
  1066. return 0;
  1067. }
  1068. #else
  1069. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  1070. unsigned int size)
  1071. {
  1072. return -ENOTSUPP;
  1073. }
  1074. #endif
  1075. static void omap_hsmmc_stop_clock(struct hsmmc *mmc_base)
  1076. {
  1077. writel(readl(&mmc_base->sysctl) & ~CEN_ENABLE, &mmc_base->sysctl);
  1078. }
  1079. static void omap_hsmmc_start_clock(struct hsmmc *mmc_base)
  1080. {
  1081. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  1082. }
  1083. static void omap_hsmmc_set_clock(struct mmc *mmc)
  1084. {
  1085. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1086. struct hsmmc *mmc_base;
  1087. unsigned int dsor = 0;
  1088. ulong start;
  1089. mmc_base = priv->base_addr;
  1090. omap_hsmmc_stop_clock(mmc_base);
  1091. /* TODO: Is setting DTO required here? */
  1092. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK),
  1093. (ICE_STOP | DTO_15THDTO));
  1094. if (mmc->clock != 0) {
  1095. dsor = DIV_ROUND_UP(MMC_CLOCK_REFERENCE * 1000000, mmc->clock);
  1096. if (dsor > CLKD_MAX)
  1097. dsor = CLKD_MAX;
  1098. } else {
  1099. dsor = CLKD_MAX;
  1100. }
  1101. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  1102. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  1103. start = get_timer(0);
  1104. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  1105. if (get_timer(0) - start > MAX_RETRY_MS) {
  1106. printf("%s: timedout waiting for ics!\n", __func__);
  1107. return;
  1108. }
  1109. }
  1110. priv->clock = MMC_CLOCK_REFERENCE * 1000000 / dsor;
  1111. mmc->clock = priv->clock;
  1112. omap_hsmmc_start_clock(mmc_base);
  1113. }
  1114. static void omap_hsmmc_set_bus_width(struct mmc *mmc)
  1115. {
  1116. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1117. struct hsmmc *mmc_base;
  1118. mmc_base = priv->base_addr;
  1119. /* configue bus width */
  1120. switch (mmc->bus_width) {
  1121. case 8:
  1122. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  1123. &mmc_base->con);
  1124. break;
  1125. case 4:
  1126. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  1127. &mmc_base->con);
  1128. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  1129. &mmc_base->hctl);
  1130. break;
  1131. case 1:
  1132. default:
  1133. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  1134. &mmc_base->con);
  1135. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  1136. &mmc_base->hctl);
  1137. break;
  1138. }
  1139. priv->bus_width = mmc->bus_width;
  1140. }
  1141. #if !CONFIG_IS_ENABLED(DM_MMC)
  1142. static int omap_hsmmc_set_ios(struct mmc *mmc)
  1143. {
  1144. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1145. #else
  1146. static int omap_hsmmc_set_ios(struct udevice *dev)
  1147. {
  1148. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  1149. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  1150. struct mmc *mmc = upriv->mmc;
  1151. #endif
  1152. struct hsmmc *mmc_base = priv->base_addr;
  1153. int ret = 0;
  1154. if (priv->bus_width != mmc->bus_width)
  1155. omap_hsmmc_set_bus_width(mmc);
  1156. if (priv->clock != mmc->clock)
  1157. omap_hsmmc_set_clock(mmc);
  1158. if (mmc->clk_disable)
  1159. omap_hsmmc_stop_clock(mmc_base);
  1160. else
  1161. omap_hsmmc_start_clock(mmc_base);
  1162. #if CONFIG_IS_ENABLED(DM_MMC)
  1163. if (priv->mode != mmc->selected_mode)
  1164. omap_hsmmc_set_timing(mmc);
  1165. #if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
  1166. if (priv->signal_voltage != mmc->signal_voltage)
  1167. ret = omap_hsmmc_set_signal_voltage(mmc);
  1168. #endif
  1169. #endif
  1170. return ret;
  1171. }
  1172. #ifdef OMAP_HSMMC_USE_GPIO
  1173. #if CONFIG_IS_ENABLED(DM_MMC)
  1174. static int omap_hsmmc_getcd(struct udevice *dev)
  1175. {
  1176. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  1177. int value;
  1178. value = dm_gpio_get_value(&priv->cd_gpio);
  1179. /* if no CD return as 1 */
  1180. if (value < 0)
  1181. return 1;
  1182. if (priv->cd_inverted)
  1183. return !value;
  1184. return value;
  1185. }
  1186. static int omap_hsmmc_getwp(struct udevice *dev)
  1187. {
  1188. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  1189. int value;
  1190. value = dm_gpio_get_value(&priv->wp_gpio);
  1191. /* if no WP return as 0 */
  1192. if (value < 0)
  1193. return 0;
  1194. return value;
  1195. }
  1196. #else
  1197. static int omap_hsmmc_getcd(struct mmc *mmc)
  1198. {
  1199. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1200. int cd_gpio;
  1201. /* if no CD return as 1 */
  1202. cd_gpio = priv->cd_gpio;
  1203. if (cd_gpio < 0)
  1204. return 1;
  1205. /* NOTE: assumes card detect signal is active-low */
  1206. return !gpio_get_value(cd_gpio);
  1207. }
  1208. static int omap_hsmmc_getwp(struct mmc *mmc)
  1209. {
  1210. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1211. int wp_gpio;
  1212. /* if no WP return as 0 */
  1213. wp_gpio = priv->wp_gpio;
  1214. if (wp_gpio < 0)
  1215. return 0;
  1216. /* NOTE: assumes write protect signal is active-high */
  1217. return gpio_get_value(wp_gpio);
  1218. }
  1219. #endif
  1220. #endif
  1221. #if CONFIG_IS_ENABLED(DM_MMC)
  1222. static const struct dm_mmc_ops omap_hsmmc_ops = {
  1223. .send_cmd = omap_hsmmc_send_cmd,
  1224. .set_ios = omap_hsmmc_set_ios,
  1225. #ifdef OMAP_HSMMC_USE_GPIO
  1226. .get_cd = omap_hsmmc_getcd,
  1227. .get_wp = omap_hsmmc_getwp,
  1228. #endif
  1229. #ifdef MMC_SUPPORTS_TUNING
  1230. .execute_tuning = omap_hsmmc_execute_tuning,
  1231. #endif
  1232. .send_init_stream = omap_hsmmc_send_init_stream,
  1233. #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
  1234. .wait_dat0 = omap_hsmmc_wait_dat0,
  1235. #endif
  1236. };
  1237. #else
  1238. static const struct mmc_ops omap_hsmmc_ops = {
  1239. .send_cmd = omap_hsmmc_send_cmd,
  1240. .set_ios = omap_hsmmc_set_ios,
  1241. .init = omap_hsmmc_init_setup,
  1242. #ifdef OMAP_HSMMC_USE_GPIO
  1243. .getcd = omap_hsmmc_getcd,
  1244. .getwp = omap_hsmmc_getwp,
  1245. #endif
  1246. };
  1247. #endif
  1248. #if !CONFIG_IS_ENABLED(DM_MMC)
  1249. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
  1250. int wp_gpio)
  1251. {
  1252. struct mmc *mmc;
  1253. struct omap_hsmmc_data *priv;
  1254. struct mmc_config *cfg;
  1255. uint host_caps_val;
  1256. priv = calloc(1, sizeof(*priv));
  1257. if (priv == NULL)
  1258. return -1;
  1259. host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
  1260. switch (dev_index) {
  1261. case 0:
  1262. priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  1263. break;
  1264. #ifdef OMAP_HSMMC2_BASE
  1265. case 1:
  1266. priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
  1267. #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
  1268. defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
  1269. defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
  1270. defined(CONFIG_HSMMC2_8BIT)
  1271. /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
  1272. host_caps_val |= MMC_MODE_8BIT;
  1273. #endif
  1274. break;
  1275. #endif
  1276. #ifdef OMAP_HSMMC3_BASE
  1277. case 2:
  1278. priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
  1279. #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
  1280. /* Enable 8-bit interface for eMMC on DRA7XX */
  1281. host_caps_val |= MMC_MODE_8BIT;
  1282. #endif
  1283. break;
  1284. #endif
  1285. default:
  1286. priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
  1287. return 1;
  1288. }
  1289. #ifdef OMAP_HSMMC_USE_GPIO
  1290. /* on error gpio values are set to -1, which is what we want */
  1291. priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
  1292. priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
  1293. #endif
  1294. cfg = &priv->cfg;
  1295. cfg->name = "OMAP SD/MMC";
  1296. cfg->ops = &omap_hsmmc_ops;
  1297. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1298. cfg->host_caps = host_caps_val & ~host_caps_mask;
  1299. cfg->f_min = 400000;
  1300. if (f_max != 0)
  1301. cfg->f_max = f_max;
  1302. else {
  1303. if (cfg->host_caps & MMC_MODE_HS) {
  1304. if (cfg->host_caps & MMC_MODE_HS_52MHz)
  1305. cfg->f_max = 52000000;
  1306. else
  1307. cfg->f_max = 26000000;
  1308. } else
  1309. cfg->f_max = 20000000;
  1310. }
  1311. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  1312. #if defined(CONFIG_OMAP34XX)
  1313. /*
  1314. * Silicon revs 2.1 and older do not support multiblock transfers.
  1315. */
  1316. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  1317. cfg->b_max = 1;
  1318. #endif
  1319. mmc = mmc_create(cfg, priv);
  1320. if (mmc == NULL)
  1321. return -1;
  1322. return 0;
  1323. }
  1324. #else
  1325. #ifdef CONFIG_IODELAY_RECALIBRATION
  1326. static struct pad_conf_entry *
  1327. omap_hsmmc_get_pad_conf_entry(const fdt32_t *pinctrl, int count)
  1328. {
  1329. int index = 0;
  1330. struct pad_conf_entry *padconf;
  1331. padconf = (struct pad_conf_entry *)malloc(sizeof(*padconf) * count);
  1332. if (!padconf) {
  1333. debug("failed to allocate memory\n");
  1334. return 0;
  1335. }
  1336. while (index < count) {
  1337. padconf[index].offset = fdt32_to_cpu(pinctrl[2 * index]);
  1338. padconf[index].val = fdt32_to_cpu(pinctrl[2 * index + 1]);
  1339. index++;
  1340. }
  1341. return padconf;
  1342. }
  1343. static struct iodelay_cfg_entry *
  1344. omap_hsmmc_get_iodelay_cfg_entry(const fdt32_t *pinctrl, int count)
  1345. {
  1346. int index = 0;
  1347. struct iodelay_cfg_entry *iodelay;
  1348. iodelay = (struct iodelay_cfg_entry *)malloc(sizeof(*iodelay) * count);
  1349. if (!iodelay) {
  1350. debug("failed to allocate memory\n");
  1351. return 0;
  1352. }
  1353. while (index < count) {
  1354. iodelay[index].offset = fdt32_to_cpu(pinctrl[3 * index]);
  1355. iodelay[index].a_delay = fdt32_to_cpu(pinctrl[3 * index + 1]);
  1356. iodelay[index].g_delay = fdt32_to_cpu(pinctrl[3 * index + 2]);
  1357. index++;
  1358. }
  1359. return iodelay;
  1360. }
  1361. static const fdt32_t *omap_hsmmc_get_pinctrl_entry(u32 phandle,
  1362. const char *name, int *len)
  1363. {
  1364. const void *fdt = gd->fdt_blob;
  1365. int offset;
  1366. const fdt32_t *pinctrl;
  1367. offset = fdt_node_offset_by_phandle(fdt, phandle);
  1368. if (offset < 0) {
  1369. debug("failed to get pinctrl node %s.\n",
  1370. fdt_strerror(offset));
  1371. return 0;
  1372. }
  1373. pinctrl = fdt_getprop(fdt, offset, name, len);
  1374. if (!pinctrl) {
  1375. debug("failed to get property %s\n", name);
  1376. return 0;
  1377. }
  1378. return pinctrl;
  1379. }
  1380. static uint32_t omap_hsmmc_get_pad_conf_phandle(struct mmc *mmc,
  1381. char *prop_name)
  1382. {
  1383. const void *fdt = gd->fdt_blob;
  1384. const __be32 *phandle;
  1385. int node = dev_of_offset(mmc->dev);
  1386. phandle = fdt_getprop(fdt, node, prop_name, NULL);
  1387. if (!phandle) {
  1388. debug("failed to get property %s\n", prop_name);
  1389. return 0;
  1390. }
  1391. return fdt32_to_cpu(*phandle);
  1392. }
  1393. static uint32_t omap_hsmmc_get_iodelay_phandle(struct mmc *mmc,
  1394. char *prop_name)
  1395. {
  1396. const void *fdt = gd->fdt_blob;
  1397. const __be32 *phandle;
  1398. int len;
  1399. int count;
  1400. int node = dev_of_offset(mmc->dev);
  1401. phandle = fdt_getprop(fdt, node, prop_name, &len);
  1402. if (!phandle) {
  1403. debug("failed to get property %s\n", prop_name);
  1404. return 0;
  1405. }
  1406. /* No manual mode iodelay values if count < 2 */
  1407. count = len / sizeof(*phandle);
  1408. if (count < 2)
  1409. return 0;
  1410. return fdt32_to_cpu(*(phandle + 1));
  1411. }
  1412. static struct pad_conf_entry *
  1413. omap_hsmmc_get_pad_conf(struct mmc *mmc, char *prop_name, int *npads)
  1414. {
  1415. int len;
  1416. int count;
  1417. struct pad_conf_entry *padconf;
  1418. u32 phandle;
  1419. const fdt32_t *pinctrl;
  1420. phandle = omap_hsmmc_get_pad_conf_phandle(mmc, prop_name);
  1421. if (!phandle)
  1422. return ERR_PTR(-EINVAL);
  1423. pinctrl = omap_hsmmc_get_pinctrl_entry(phandle, "pinctrl-single,pins",
  1424. &len);
  1425. if (!pinctrl)
  1426. return ERR_PTR(-EINVAL);
  1427. count = (len / sizeof(*pinctrl)) / 2;
  1428. padconf = omap_hsmmc_get_pad_conf_entry(pinctrl, count);
  1429. if (!padconf)
  1430. return ERR_PTR(-EINVAL);
  1431. *npads = count;
  1432. return padconf;
  1433. }
  1434. static struct iodelay_cfg_entry *
  1435. omap_hsmmc_get_iodelay(struct mmc *mmc, char *prop_name, int *niodelay)
  1436. {
  1437. int len;
  1438. int count;
  1439. struct iodelay_cfg_entry *iodelay;
  1440. u32 phandle;
  1441. const fdt32_t *pinctrl;
  1442. phandle = omap_hsmmc_get_iodelay_phandle(mmc, prop_name);
  1443. /* Not all modes have manual mode iodelay values. So its not fatal */
  1444. if (!phandle)
  1445. return 0;
  1446. pinctrl = omap_hsmmc_get_pinctrl_entry(phandle, "pinctrl-pin-array",
  1447. &len);
  1448. if (!pinctrl)
  1449. return ERR_PTR(-EINVAL);
  1450. count = (len / sizeof(*pinctrl)) / 3;
  1451. iodelay = omap_hsmmc_get_iodelay_cfg_entry(pinctrl, count);
  1452. if (!iodelay)
  1453. return ERR_PTR(-EINVAL);
  1454. *niodelay = count;
  1455. return iodelay;
  1456. }
  1457. static struct omap_hsmmc_pinctrl_state *
  1458. omap_hsmmc_get_pinctrl_by_mode(struct mmc *mmc, char *mode)
  1459. {
  1460. int index;
  1461. int npads = 0;
  1462. int niodelays = 0;
  1463. const void *fdt = gd->fdt_blob;
  1464. int node = dev_of_offset(mmc->dev);
  1465. char prop_name[11];
  1466. struct omap_hsmmc_pinctrl_state *pinctrl_state;
  1467. pinctrl_state = (struct omap_hsmmc_pinctrl_state *)
  1468. malloc(sizeof(*pinctrl_state));
  1469. if (!pinctrl_state) {
  1470. debug("failed to allocate memory\n");
  1471. return 0;
  1472. }
  1473. index = fdt_stringlist_search(fdt, node, "pinctrl-names", mode);
  1474. if (index < 0) {
  1475. debug("fail to find %s mode %s\n", mode, fdt_strerror(index));
  1476. goto err_pinctrl_state;
  1477. }
  1478. sprintf(prop_name, "pinctrl-%d", index);
  1479. pinctrl_state->padconf = omap_hsmmc_get_pad_conf(mmc, prop_name,
  1480. &npads);
  1481. if (IS_ERR(pinctrl_state->padconf))
  1482. goto err_pinctrl_state;
  1483. pinctrl_state->npads = npads;
  1484. pinctrl_state->iodelay = omap_hsmmc_get_iodelay(mmc, prop_name,
  1485. &niodelays);
  1486. if (IS_ERR(pinctrl_state->iodelay))
  1487. goto err_padconf;
  1488. pinctrl_state->niodelays = niodelays;
  1489. return pinctrl_state;
  1490. err_padconf:
  1491. kfree(pinctrl_state->padconf);
  1492. err_pinctrl_state:
  1493. kfree(pinctrl_state);
  1494. return 0;
  1495. }
  1496. #define OMAP_HSMMC_SETUP_PINCTRL(capmask, mode, optional) \
  1497. do { \
  1498. struct omap_hsmmc_pinctrl_state *s = NULL; \
  1499. char str[20]; \
  1500. if (!(cfg->host_caps & capmask)) \
  1501. break; \
  1502. \
  1503. if (priv->hw_rev) { \
  1504. sprintf(str, "%s-%s", #mode, priv->hw_rev); \
  1505. s = omap_hsmmc_get_pinctrl_by_mode(mmc, str); \
  1506. } \
  1507. \
  1508. if (!s) \
  1509. s = omap_hsmmc_get_pinctrl_by_mode(mmc, #mode); \
  1510. \
  1511. if (!s && !optional) { \
  1512. debug("%s: no pinctrl for %s\n", \
  1513. mmc->dev->name, #mode); \
  1514. cfg->host_caps &= ~(capmask); \
  1515. } else { \
  1516. priv->mode##_pinctrl_state = s; \
  1517. } \
  1518. } while (0)
  1519. static int omap_hsmmc_get_pinctrl_state(struct mmc *mmc)
  1520. {
  1521. struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
  1522. struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
  1523. struct omap_hsmmc_pinctrl_state *default_pinctrl;
  1524. if (!(priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY))
  1525. return 0;
  1526. default_pinctrl = omap_hsmmc_get_pinctrl_by_mode(mmc, "default");
  1527. if (!default_pinctrl) {
  1528. printf("no pinctrl state for default mode\n");
  1529. return -EINVAL;
  1530. }
  1531. priv->default_pinctrl_state = default_pinctrl;
  1532. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR104), sdr104, false);
  1533. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR50), sdr50, false);
  1534. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_DDR50), ddr50, false);
  1535. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR25), sdr25, false);
  1536. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(UHS_SDR12), sdr12, false);
  1537. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(MMC_HS_200), hs200_1_8v, false);
  1538. OMAP_HSMMC_SETUP_PINCTRL(MMC_CAP(MMC_DDR_52), ddr_1_8v, false);
  1539. OMAP_HSMMC_SETUP_PINCTRL(MMC_MODE_HS, hs, true);
  1540. return 0;
  1541. }
  1542. #endif
  1543. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  1544. #ifdef CONFIG_OMAP54XX
  1545. __weak const struct mmc_platform_fixups *platform_fixups_mmc(uint32_t addr)
  1546. {
  1547. return NULL;
  1548. }
  1549. #endif
  1550. static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
  1551. {
  1552. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  1553. struct omap_mmc_of_data *of_data = (void *)dev_get_driver_data(dev);
  1554. struct mmc_config *cfg = &plat->cfg;
  1555. #ifdef CONFIG_OMAP54XX
  1556. const struct mmc_platform_fixups *fixups;
  1557. #endif
  1558. const void *fdt = gd->fdt_blob;
  1559. int node = dev_of_offset(dev);
  1560. int ret;
  1561. plat->base_addr = map_physmem(devfdt_get_addr(dev),
  1562. sizeof(struct hsmmc *),
  1563. MAP_NOCACHE);
  1564. ret = mmc_of_parse(dev, cfg);
  1565. if (ret < 0)
  1566. return ret;
  1567. if (!cfg->f_max)
  1568. cfg->f_max = 52000000;
  1569. cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
  1570. cfg->f_min = 400000;
  1571. cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1572. cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
  1573. if (fdtdec_get_bool(fdt, node, "ti,dual-volt"))
  1574. plat->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
  1575. if (fdtdec_get_bool(fdt, node, "no-1-8-v"))
  1576. plat->controller_flags |= OMAP_HSMMC_NO_1_8_V;
  1577. if (of_data)
  1578. plat->controller_flags |= of_data->controller_flags;
  1579. #ifdef CONFIG_OMAP54XX
  1580. fixups = platform_fixups_mmc(devfdt_get_addr(dev));
  1581. if (fixups) {
  1582. plat->hw_rev = fixups->hw_rev;
  1583. cfg->host_caps &= ~fixups->unsupported_caps;
  1584. cfg->f_max = fixups->max_freq;
  1585. }
  1586. #endif
  1587. #ifdef OMAP_HSMMC_USE_GPIO
  1588. plat->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
  1589. #endif
  1590. return 0;
  1591. }
  1592. #endif
  1593. #ifdef CONFIG_BLK
  1594. static int omap_hsmmc_bind(struct udevice *dev)
  1595. {
  1596. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  1597. plat->mmc = calloc(1, sizeof(struct mmc));
  1598. return mmc_bind(dev, plat->mmc, &plat->cfg);
  1599. }
  1600. #endif
  1601. static int omap_hsmmc_probe(struct udevice *dev)
  1602. {
  1603. struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
  1604. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  1605. struct omap_hsmmc_data *priv = dev_get_priv(dev);
  1606. struct mmc_config *cfg = &plat->cfg;
  1607. struct mmc *mmc;
  1608. #ifdef CONFIG_IODELAY_RECALIBRATION
  1609. int ret;
  1610. #endif
  1611. cfg->name = "OMAP SD/MMC";
  1612. priv->base_addr = plat->base_addr;
  1613. priv->controller_flags = plat->controller_flags;
  1614. priv->hw_rev = plat->hw_rev;
  1615. #ifdef OMAP_HSMMC_USE_GPIO
  1616. priv->cd_inverted = plat->cd_inverted;
  1617. #endif
  1618. #ifdef CONFIG_BLK
  1619. mmc = plat->mmc;
  1620. #else
  1621. mmc = mmc_create(cfg, priv);
  1622. if (mmc == NULL)
  1623. return -1;
  1624. #endif
  1625. #if CONFIG_IS_ENABLED(DM_REGULATOR)
  1626. device_get_supply_regulator(dev, "pbias-supply",
  1627. &priv->pbias_supply);
  1628. #endif
  1629. #if defined(OMAP_HSMMC_USE_GPIO) && CONFIG_IS_ENABLED(OF_CONTROL)
  1630. gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
  1631. gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
  1632. #endif
  1633. mmc->dev = dev;
  1634. upriv->mmc = mmc;
  1635. #ifdef CONFIG_IODELAY_RECALIBRATION
  1636. ret = omap_hsmmc_get_pinctrl_state(mmc);
  1637. /*
  1638. * disable high speed modes for the platforms that require IO delay
  1639. * and for which we don't have this information
  1640. */
  1641. if ((ret < 0) &&
  1642. (priv->controller_flags & OMAP_HSMMC_REQUIRE_IODELAY)) {
  1643. priv->controller_flags &= ~OMAP_HSMMC_REQUIRE_IODELAY;
  1644. cfg->host_caps &= ~(MMC_CAP(MMC_HS_200) | MMC_CAP(MMC_DDR_52) |
  1645. UHS_CAPS);
  1646. }
  1647. #endif
  1648. return omap_hsmmc_init_setup(mmc);
  1649. }
  1650. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  1651. static const struct omap_mmc_of_data dra7_mmc_of_data = {
  1652. .controller_flags = OMAP_HSMMC_REQUIRE_IODELAY,
  1653. };
  1654. static const struct udevice_id omap_hsmmc_ids[] = {
  1655. { .compatible = "ti,omap3-hsmmc" },
  1656. { .compatible = "ti,omap4-hsmmc" },
  1657. { .compatible = "ti,am33xx-hsmmc" },
  1658. { .compatible = "ti,dra7-hsmmc", .data = (ulong)&dra7_mmc_of_data },
  1659. { }
  1660. };
  1661. #endif
  1662. U_BOOT_DRIVER(omap_hsmmc) = {
  1663. .name = "omap_hsmmc",
  1664. .id = UCLASS_MMC,
  1665. #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
  1666. .of_match = omap_hsmmc_ids,
  1667. .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
  1668. .platdata_auto_alloc_size = sizeof(struct omap_hsmmc_plat),
  1669. #endif
  1670. #ifdef CONFIG_BLK
  1671. .bind = omap_hsmmc_bind,
  1672. #endif
  1673. .ops = &omap_hsmmc_ops,
  1674. .probe = omap_hsmmc_probe,
  1675. .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
  1676. .flags = DM_FLAG_PRE_RELOC,
  1677. };
  1678. #endif