start.S 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <version.h>
  34. #if defined(CONFIG_OMAP1510)
  35. #include <./configs/omap1510.h>
  36. #endif
  37. /*
  38. *************************************************************************
  39. *
  40. * Jump vector table as in table 3.1 in [1]
  41. *
  42. *************************************************************************
  43. */
  44. .globl _start
  45. _start: b reset
  46. ldr pc, _undefined_instruction
  47. ldr pc, _software_interrupt
  48. ldr pc, _prefetch_abort
  49. ldr pc, _data_abort
  50. ldr pc, _not_used
  51. ldr pc, _irq
  52. ldr pc, _fiq
  53. _undefined_instruction: .word undefined_instruction
  54. _software_interrupt: .word software_interrupt
  55. _prefetch_abort: .word prefetch_abort
  56. _data_abort: .word data_abort
  57. _not_used: .word not_used
  58. _irq: .word irq
  59. _fiq: .word fiq
  60. .balignl 16,0xdeadbeef
  61. /*
  62. *************************************************************************
  63. *
  64. * Startup Code (reset vector)
  65. *
  66. * do important init only if we don't start from memory!
  67. * setup Memory and board specific bits prior to relocation.
  68. * relocate armboot to ram
  69. * setup stack
  70. *
  71. *************************************************************************
  72. */
  73. _TEXT_BASE:
  74. .word TEXT_BASE
  75. .globl _armboot_start
  76. _armboot_start:
  77. .word _start
  78. /*
  79. * These are defined in the board-specific linker script.
  80. */
  81. .globl _bss_start
  82. _bss_start:
  83. .word __bss_start
  84. .globl _bss_end
  85. _bss_end:
  86. .word _end
  87. #ifdef CONFIG_USE_IRQ
  88. /* IRQ stack memory (calculated at run-time) */
  89. .globl IRQ_STACK_START
  90. IRQ_STACK_START:
  91. .word 0x0badc0de
  92. /* IRQ stack memory (calculated at run-time) */
  93. .globl FIQ_STACK_START
  94. FIQ_STACK_START:
  95. .word 0x0badc0de
  96. #endif
  97. /*
  98. * the actual reset code
  99. */
  100. reset:
  101. /*
  102. * set the cpu to SVC32 mode
  103. */
  104. mrs r0,cpsr
  105. bic r0,r0,#0x1f
  106. orr r0,r0,#0xd3
  107. msr cpsr,r0
  108. /*
  109. * Set up 925T mode
  110. */
  111. mov r1, #0x81 /* Set ARM925T configuration. */
  112. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  113. /*
  114. * turn off the watchdog, unlock/diable sequence
  115. */
  116. mov r1, #0xF5
  117. ldr r0, =WDTIM_MODE
  118. strh r1, [r0]
  119. mov r1, #0xA0
  120. strh r1, [r0]
  121. /*
  122. * mask all IRQs by setting all bits in the INTMR - default
  123. */
  124. mov r1, #0xffffffff
  125. ldr r0, =REG_IHL1_MIR
  126. str r1, [r0]
  127. ldr r0, =REG_IHL2_MIR
  128. str r1, [r0]
  129. /*
  130. * wait for dpll to lock
  131. */
  132. ldr r0, =CK_DPLL1
  133. mov r1, #0x10
  134. strh r1, [r0]
  135. poll1:
  136. ldrh r1, [r0]
  137. ands r1, r1, #0x01
  138. beq poll1
  139. /*
  140. * we do sys-critical inits only at reboot,
  141. * not when booting from ram!
  142. */
  143. #ifdef CONFIG_INIT_CRITICAL
  144. bl cpu_init_crit
  145. #endif
  146. relocate: /* relocate U-Boot to RAM */
  147. adr r0, _start /* r0 <- current position of code */
  148. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  149. cmp r0, r1 /* don't reloc during debug */
  150. beq stack_setup
  151. ldr r2, _armboot_start
  152. ldr r3, _bss_start
  153. sub r2, r3, r2 /* r2 <- size of armboot */
  154. add r2, r0, r2 /* r2 <- source end address */
  155. copy_loop:
  156. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  157. stmia r1!, {r3-r10} /* copy to target address [r1] */
  158. cmp r0, r2 /* until source end addreee [r2] */
  159. ble copy_loop
  160. /* Set up the stack */
  161. stack_setup:
  162. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  163. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  164. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  165. #ifdef CONFIG_USE_IRQ
  166. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  167. #endif
  168. sub sp, r0, #12 /* leave 3 words for abort-stack */
  169. clear_bss:
  170. ldr r0, _bss_start /* find start of bss segment */
  171. add r0, r0, #4 /* start at first byte of bss */
  172. ldr r1, _bss_end /* stop here */
  173. mov r2, #0x00000000 /* clear */
  174. clbss_l:str r2, [r0] /* clear loop... */
  175. add r0, r0, #4
  176. cmp r0, r1
  177. bne clbss_l
  178. ldr pc, _start_armboot
  179. _start_armboot: .word start_armboot
  180. /*
  181. *************************************************************************
  182. *
  183. * CPU_init_critical registers
  184. *
  185. * setup important registers
  186. * setup memory timing
  187. *
  188. *************************************************************************
  189. */
  190. cpu_init_crit:
  191. /*
  192. * flush v4 I/D caches
  193. */
  194. mov r0, #0
  195. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  196. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  197. /*
  198. * disable MMU stuff and caches
  199. */
  200. mrc p15, 0, r0, c1, c0, 0
  201. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  202. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  203. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  204. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  205. mcr p15, 0, r0, c1, c0, 0
  206. /*
  207. * Go setup Memory and board specific bits prior to relocation.
  208. */
  209. mov ip, lr /* perserve link reg across call */
  210. bl platformsetup /* go setup pll,mux,memory */
  211. mov lr, ip /* restore link */
  212. mov pc, lr /* back to my caller */
  213. /*
  214. *************************************************************************
  215. *
  216. * Interrupt handling
  217. *
  218. *************************************************************************
  219. */
  220. @
  221. @ IRQ stack frame.
  222. @
  223. #define S_FRAME_SIZE 72
  224. #define S_OLD_R0 68
  225. #define S_PSR 64
  226. #define S_PC 60
  227. #define S_LR 56
  228. #define S_SP 52
  229. #define S_IP 48
  230. #define S_FP 44
  231. #define S_R10 40
  232. #define S_R9 36
  233. #define S_R8 32
  234. #define S_R7 28
  235. #define S_R6 24
  236. #define S_R5 20
  237. #define S_R4 16
  238. #define S_R3 12
  239. #define S_R2 8
  240. #define S_R1 4
  241. #define S_R0 0
  242. #define MODE_SVC 0x13
  243. #define I_BIT 0x80
  244. /*
  245. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  246. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  247. */
  248. .macro bad_save_user_regs
  249. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  250. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  251. ldr r2, _armboot_start
  252. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  253. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  254. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  255. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  256. add r5, sp, #S_SP
  257. mov r1, lr
  258. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  259. mov r0, sp @ save current stack into r0 (param register)
  260. .endm
  261. .macro irq_save_user_regs
  262. sub sp, sp, #S_FRAME_SIZE
  263. stmia sp, {r0 - r12} @ Calling r0-r12
  264. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  265. stmdb r8, {sp, lr}^ @ Calling SP, LR
  266. str lr, [r8, #0] @ Save calling PC
  267. mrs r6, spsr
  268. str r6, [r8, #4] @ Save CPSR
  269. str r0, [r8, #8] @ Save OLD_R0
  270. mov r0, sp
  271. .endm
  272. .macro irq_restore_user_regs
  273. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  274. mov r0, r0
  275. ldr lr, [sp, #S_PC] @ Get PC
  276. add sp, sp, #S_FRAME_SIZE
  277. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  278. .endm
  279. .macro get_bad_stack
  280. ldr r13, _armboot_start @ setup our mode stack
  281. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  282. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  283. str lr, [r13] @ save caller lr in position 0 of saved stack
  284. mrs lr, spsr @ get the spsr
  285. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  286. mov r13, #MODE_SVC @ prepare SVC-Mode
  287. @ msr spsr_c, r13
  288. msr spsr, r13 @ switch modes, make sure moves will execute
  289. mov lr, pc @ capture return pc
  290. movs pc, lr @ jump to next instruction & switch modes.
  291. .endm
  292. .macro get_irq_stack @ setup IRQ stack
  293. ldr sp, IRQ_STACK_START
  294. .endm
  295. .macro get_fiq_stack @ setup FIQ stack
  296. ldr sp, FIQ_STACK_START
  297. .endm
  298. /*
  299. * exception handlers
  300. */
  301. .align 5
  302. undefined_instruction:
  303. get_bad_stack
  304. bad_save_user_regs
  305. bl do_undefined_instruction
  306. .align 5
  307. software_interrupt:
  308. get_bad_stack
  309. bad_save_user_regs
  310. bl do_software_interrupt
  311. .align 5
  312. prefetch_abort:
  313. get_bad_stack
  314. bad_save_user_regs
  315. bl do_prefetch_abort
  316. .align 5
  317. data_abort:
  318. get_bad_stack
  319. bad_save_user_regs
  320. bl do_data_abort
  321. .align 5
  322. not_used:
  323. get_bad_stack
  324. bad_save_user_regs
  325. bl do_not_used
  326. #ifdef CONFIG_USE_IRQ
  327. .align 5
  328. irq:
  329. get_irq_stack
  330. irq_save_user_regs
  331. bl do_irq
  332. irq_restore_user_regs
  333. .align 5
  334. fiq:
  335. get_fiq_stack
  336. /* someone ought to write a more effiction fiq_save_user_regs */
  337. irq_save_user_regs
  338. bl do_fiq
  339. irq_restore_user_regs
  340. #else
  341. .align 5
  342. irq:
  343. get_bad_stack
  344. bad_save_user_regs
  345. bl do_irq
  346. .align 5
  347. fiq:
  348. get_bad_stack
  349. bad_save_user_regs
  350. bl do_fiq
  351. #endif
  352. .align 5
  353. .globl reset_cpu
  354. reset_cpu:
  355. ldr r1, rstctl1 /* get clkm1 reset ctl */
  356. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  357. strh r3, [r1] /* force reset */
  358. mov r0, r0
  359. _loop_forever:
  360. b _loop_forever
  361. rstctl1:
  362. .word 0xfffece10