ftmac110.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /*
  2. * Faraday 10/100Mbps Ethernet Controller
  3. *
  4. * (C) Copyright 2013 Faraday Technology
  5. * Dante Su <dantesu@faraday-tech.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <command.h>
  11. #include <malloc.h>
  12. #include <net.h>
  13. #include <asm/errno.h>
  14. #include <asm/io.h>
  15. #include <asm/dma-mapping.h>
  16. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  17. #include <miiphy.h>
  18. #endif
  19. #include "ftmac110.h"
  20. #define CFG_RXDES_NUM 8
  21. #define CFG_TXDES_NUM 2
  22. #define CFG_XBUF_SIZE 1536
  23. #define CFG_MDIORD_TIMEOUT (CONFIG_SYS_HZ >> 1) /* 500 ms */
  24. #define CFG_MDIOWR_TIMEOUT (CONFIG_SYS_HZ >> 1) /* 500 ms */
  25. #define CFG_LINKUP_TIMEOUT (CONFIG_SYS_HZ << 2) /* 4 sec */
  26. /*
  27. * FTMAC110 DMA design issue
  28. *
  29. * Its DMA engine has a weird restriction that its Rx DMA engine
  30. * accepts only 16-bits aligned address, 32-bits aligned is not
  31. * acceptable. However this restriction does not apply to Tx DMA.
  32. *
  33. * Conclusion:
  34. * (1) Tx DMA Buffer Address:
  35. * 1 bytes aligned: Invalid
  36. * 2 bytes aligned: O.K
  37. * 4 bytes aligned: O.K (-> u-boot ZeroCopy is possible)
  38. * (2) Rx DMA Buffer Address:
  39. * 1 bytes aligned: Invalid
  40. * 2 bytes aligned: O.K
  41. * 4 bytes aligned: Invalid
  42. */
  43. struct ftmac110_chip {
  44. void __iomem *regs;
  45. uint32_t imr;
  46. uint32_t maccr;
  47. uint32_t lnkup;
  48. uint32_t phy_addr;
  49. struct ftmac110_rxd *rxd;
  50. ulong rxd_dma;
  51. uint32_t rxd_idx;
  52. struct ftmac110_txd *txd;
  53. ulong txd_dma;
  54. uint32_t txd_idx;
  55. };
  56. static int ftmac110_reset(struct eth_device *dev);
  57. static uint16_t mdio_read(struct eth_device *dev,
  58. uint8_t phyaddr, uint8_t phyreg)
  59. {
  60. struct ftmac110_chip *chip = dev->priv;
  61. struct ftmac110_regs *regs = chip->regs;
  62. uint32_t tmp, ts;
  63. uint16_t ret = 0xffff;
  64. tmp = PHYCR_READ
  65. | (phyaddr << PHYCR_ADDR_SHIFT)
  66. | (phyreg << PHYCR_REG_SHIFT);
  67. writel(tmp, &regs->phycr);
  68. for (ts = get_timer(0); get_timer(ts) < CFG_MDIORD_TIMEOUT; ) {
  69. tmp = readl(&regs->phycr);
  70. if (tmp & PHYCR_READ)
  71. continue;
  72. break;
  73. }
  74. if (tmp & PHYCR_READ)
  75. printf("ftmac110: mdio read timeout\n");
  76. else
  77. ret = (uint16_t)(tmp & 0xffff);
  78. return ret;
  79. }
  80. static void mdio_write(struct eth_device *dev,
  81. uint8_t phyaddr, uint8_t phyreg, uint16_t phydata)
  82. {
  83. struct ftmac110_chip *chip = dev->priv;
  84. struct ftmac110_regs *regs = chip->regs;
  85. uint32_t tmp, ts;
  86. tmp = PHYCR_WRITE
  87. | (phyaddr << PHYCR_ADDR_SHIFT)
  88. | (phyreg << PHYCR_REG_SHIFT);
  89. writel(phydata, &regs->phydr);
  90. writel(tmp, &regs->phycr);
  91. for (ts = get_timer(0); get_timer(ts) < CFG_MDIOWR_TIMEOUT; ) {
  92. if (readl(&regs->phycr) & PHYCR_WRITE)
  93. continue;
  94. break;
  95. }
  96. if (readl(&regs->phycr) & PHYCR_WRITE)
  97. printf("ftmac110: mdio write timeout\n");
  98. }
  99. static uint32_t ftmac110_phyqry(struct eth_device *dev)
  100. {
  101. ulong ts;
  102. uint32_t maccr;
  103. uint16_t pa, tmp, bmsr, bmcr;
  104. struct ftmac110_chip *chip = dev->priv;
  105. /* Default = 100Mbps Full */
  106. maccr = MACCR_100M | MACCR_FD;
  107. /* 1. find the phy device */
  108. for (pa = 0; pa < 32; ++pa) {
  109. tmp = mdio_read(dev, pa, MII_PHYSID1);
  110. if (tmp == 0xFFFF || tmp == 0x0000)
  111. continue;
  112. chip->phy_addr = pa;
  113. break;
  114. }
  115. if (pa >= 32) {
  116. puts("ftmac110: phy device not found!\n");
  117. goto exit;
  118. }
  119. /* 2. wait until link-up & auto-negotiation complete */
  120. chip->lnkup = 0;
  121. bmcr = mdio_read(dev, chip->phy_addr, MII_BMCR);
  122. ts = get_timer(0);
  123. do {
  124. bmsr = mdio_read(dev, chip->phy_addr, MII_BMSR);
  125. chip->lnkup = (bmsr & BMSR_LSTATUS) ? 1 : 0;
  126. if (!chip->lnkup)
  127. continue;
  128. if (!(bmcr & BMCR_ANENABLE) || (bmsr & BMSR_ANEGCOMPLETE))
  129. break;
  130. } while (get_timer(ts) < CFG_LINKUP_TIMEOUT);
  131. if (!chip->lnkup) {
  132. puts("ftmac110: link down\n");
  133. goto exit;
  134. }
  135. if (!(bmcr & BMCR_ANENABLE))
  136. puts("ftmac110: auto negotiation disabled\n");
  137. else if (!(bmsr & BMSR_ANEGCOMPLETE))
  138. puts("ftmac110: auto negotiation timeout\n");
  139. /* 3. derive MACCR */
  140. if ((bmcr & BMCR_ANENABLE) && (bmsr & BMSR_ANEGCOMPLETE)) {
  141. tmp = mdio_read(dev, chip->phy_addr, MII_ADVERTISE);
  142. tmp &= mdio_read(dev, chip->phy_addr, MII_LPA);
  143. if (tmp & LPA_100FULL) /* 100Mbps full-duplex */
  144. maccr = MACCR_100M | MACCR_FD;
  145. else if (tmp & LPA_100HALF) /* 100Mbps half-duplex */
  146. maccr = MACCR_100M;
  147. else if (tmp & LPA_10FULL) /* 10Mbps full-duplex */
  148. maccr = MACCR_FD;
  149. else if (tmp & LPA_10HALF) /* 10Mbps half-duplex */
  150. maccr = 0;
  151. } else {
  152. if (bmcr & BMCR_SPEED100)
  153. maccr = MACCR_100M;
  154. else
  155. maccr = 0;
  156. if (bmcr & BMCR_FULLDPLX)
  157. maccr |= MACCR_FD;
  158. }
  159. exit:
  160. printf("ftmac110: %d Mbps, %s\n",
  161. (maccr & MACCR_100M) ? 100 : 10,
  162. (maccr & MACCR_FD) ? "Full" : "half");
  163. return maccr;
  164. }
  165. static int ftmac110_reset(struct eth_device *dev)
  166. {
  167. uint8_t *a;
  168. uint32_t i, maccr;
  169. struct ftmac110_chip *chip = dev->priv;
  170. struct ftmac110_regs *regs = chip->regs;
  171. /* 1. MAC reset */
  172. writel(MACCR_RESET, &regs->maccr);
  173. for (i = get_timer(0); get_timer(i) < 1000; ) {
  174. if (readl(&regs->maccr) & MACCR_RESET)
  175. continue;
  176. break;
  177. }
  178. if (readl(&regs->maccr) & MACCR_RESET) {
  179. printf("ftmac110: reset failed\n");
  180. return -ENXIO;
  181. }
  182. /* 1-1. Init tx ring */
  183. for (i = 0; i < CFG_TXDES_NUM; ++i) {
  184. /* owned by SW */
  185. chip->txd[i].ct[0] = 0;
  186. }
  187. chip->txd_idx = 0;
  188. /* 1-2. Init rx ring */
  189. for (i = 0; i < CFG_RXDES_NUM; ++i) {
  190. /* owned by HW */
  191. chip->rxd[i].ct[0] = cpu_to_le32(FTMAC110_RXCT0_OWNER);
  192. }
  193. chip->rxd_idx = 0;
  194. /* 2. PHY status query */
  195. maccr = ftmac110_phyqry(dev);
  196. /* 3. Fix up the MACCR value */
  197. chip->maccr = maccr | MACCR_CRCAPD | MACCR_RXALL | MACCR_RXRUNT
  198. | MACCR_RXEN | MACCR_TXEN | MACCR_RXDMAEN | MACCR_TXDMAEN;
  199. /* 4. MAC address setup */
  200. a = dev->enetaddr;
  201. writel(a[1] | (a[0] << 8), &regs->mac[0]);
  202. writel(a[5] | (a[4] << 8) | (a[3] << 16)
  203. | (a[2] << 24), &regs->mac[1]);
  204. /* 5. MAC registers setup */
  205. writel(chip->rxd_dma, &regs->rxba);
  206. writel(chip->txd_dma, &regs->txba);
  207. /* interrupt at each tx/rx */
  208. writel(ITC_DEFAULT, &regs->itc);
  209. /* no tx pool, rx poll = 1 normal cycle */
  210. writel(APTC_DEFAULT, &regs->aptc);
  211. /* rx threshold = [6/8 fifo, 2/8 fifo] */
  212. writel(DBLAC_DEFAULT, &regs->dblac);
  213. /* disable & clear all interrupt status */
  214. chip->imr = 0;
  215. writel(ISR_ALL, &regs->isr);
  216. writel(chip->imr, &regs->imr);
  217. /* enable mac */
  218. writel(chip->maccr, &regs->maccr);
  219. return 0;
  220. }
  221. static int ftmac110_probe(struct eth_device *dev, bd_t *bis)
  222. {
  223. debug("ftmac110: probe\n");
  224. if (ftmac110_reset(dev))
  225. return -1;
  226. return 0;
  227. }
  228. static void ftmac110_halt(struct eth_device *dev)
  229. {
  230. struct ftmac110_chip *chip = dev->priv;
  231. struct ftmac110_regs *regs = chip->regs;
  232. writel(0, &regs->imr);
  233. writel(0, &regs->maccr);
  234. debug("ftmac110: halt\n");
  235. }
  236. static int ftmac110_send(struct eth_device *dev, void *pkt, int len)
  237. {
  238. struct ftmac110_chip *chip = dev->priv;
  239. struct ftmac110_regs *regs = chip->regs;
  240. struct ftmac110_txd *des;
  241. if (!chip->lnkup)
  242. return 0;
  243. if (len <= 0 || len > CFG_XBUF_SIZE) {
  244. printf("ftmac110: bad tx pkt len(%d)\n", len);
  245. return 0;
  246. }
  247. len = max(60, len);
  248. des = &chip->txd[chip->txd_idx];
  249. if (le32_to_cpu(des->ct[0]) & FTMAC110_TXCT0_OWNER) {
  250. /* kick-off Tx DMA */
  251. writel(0xffffffff, &regs->txpd);
  252. printf("ftmac110: out of txd\n");
  253. return 0;
  254. }
  255. memcpy(des->vbuf, (void *)pkt, len);
  256. dma_map_single(des->vbuf, len, DMA_TO_DEVICE);
  257. /* update len, fts and lts */
  258. des->ct[1] &= cpu_to_le32(FTMAC110_TXCT1_END);
  259. des->ct[1] |= cpu_to_le32(FTMAC110_TXCT1_LEN(len)
  260. | FTMAC110_TXCT1_FTS | FTMAC110_TXCT1_LTS);
  261. /* set owner bit and clear others */
  262. des->ct[0] = cpu_to_le32(FTMAC110_TXCT0_OWNER);
  263. /* kick-off Tx DMA */
  264. writel(0xffffffff, &regs->txpd);
  265. chip->txd_idx = (chip->txd_idx + 1) % CFG_TXDES_NUM;
  266. return len;
  267. }
  268. static int ftmac110_recv(struct eth_device *dev)
  269. {
  270. struct ftmac110_chip *chip = dev->priv;
  271. struct ftmac110_rxd *des;
  272. uint32_t ct0, len, rlen = 0;
  273. uint8_t *buf;
  274. if (!chip->lnkup)
  275. return 0;
  276. do {
  277. des = &chip->rxd[chip->rxd_idx];
  278. ct0 = le32_to_cpu(des->ct[0]);
  279. if (ct0 & FTMAC110_RXCT0_OWNER)
  280. break;
  281. len = FTMAC110_RXCT0_LEN(ct0);
  282. buf = des->vbuf;
  283. if (ct0 & FTMAC110_RXCT0_ERRMASK) {
  284. printf("ftmac110: rx error\n");
  285. } else {
  286. dma_map_single(buf, len, DMA_FROM_DEVICE);
  287. NetReceive(buf, len);
  288. rlen += len;
  289. }
  290. /* owned by hardware */
  291. des->ct[0] = cpu_to_le32(FTMAC110_RXCT0_OWNER);
  292. chip->rxd_idx = (chip->rxd_idx + 1) % CFG_RXDES_NUM;
  293. } while (0);
  294. return rlen;
  295. }
  296. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  297. static int ftmac110_mdio_read(
  298. const char *devname, uint8_t addr, uint8_t reg, uint16_t *value)
  299. {
  300. int ret = 0;
  301. struct eth_device *dev;
  302. dev = eth_get_dev_by_name(devname);
  303. if (dev == NULL) {
  304. printf("%s: no such device\n", devname);
  305. ret = -1;
  306. } else {
  307. *value = mdio_read(dev, addr, reg);
  308. }
  309. return ret;
  310. }
  311. static int ftmac110_mdio_write(
  312. const char *devname, uint8_t addr, uint8_t reg, uint16_t value)
  313. {
  314. int ret = 0;
  315. struct eth_device *dev;
  316. dev = eth_get_dev_by_name(devname);
  317. if (dev == NULL) {
  318. printf("%s: no such device\n", devname);
  319. ret = -1;
  320. } else {
  321. mdio_write(dev, addr, reg, value);
  322. }
  323. return ret;
  324. }
  325. #endif /* #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) */
  326. int ftmac110_initialize(bd_t *bis)
  327. {
  328. int i, card_nr = 0;
  329. struct eth_device *dev;
  330. struct ftmac110_chip *chip;
  331. dev = malloc(sizeof(*dev) + sizeof(*chip));
  332. if (dev == NULL) {
  333. panic("ftmac110: out of memory 1\n");
  334. return -1;
  335. }
  336. chip = (struct ftmac110_chip *)(dev + 1);
  337. memset(dev, 0, sizeof(*dev) + sizeof(*chip));
  338. sprintf(dev->name, "FTMAC110#%d", card_nr);
  339. dev->iobase = CONFIG_FTMAC110_BASE;
  340. chip->regs = (void __iomem *)dev->iobase;
  341. dev->priv = chip;
  342. dev->init = ftmac110_probe;
  343. dev->halt = ftmac110_halt;
  344. dev->send = ftmac110_send;
  345. dev->recv = ftmac110_recv;
  346. if (!eth_getenv_enetaddr_by_index("eth", card_nr, dev->enetaddr))
  347. eth_random_enetaddr(dev->enetaddr);
  348. /* allocate tx descriptors (it must be 16 bytes aligned) */
  349. chip->txd = dma_alloc_coherent(
  350. sizeof(struct ftmac110_txd) * CFG_TXDES_NUM, &chip->txd_dma);
  351. if (!chip->txd)
  352. panic("ftmac110: out of memory 3\n");
  353. memset(chip->txd, 0,
  354. sizeof(struct ftmac110_txd) * CFG_TXDES_NUM);
  355. for (i = 0; i < CFG_TXDES_NUM; ++i) {
  356. void *va = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE);
  357. if (!va)
  358. panic("ftmac110: out of memory 4\n");
  359. chip->txd[i].vbuf = va;
  360. chip->txd[i].buf = cpu_to_le32(virt_to_phys(va));
  361. chip->txd[i].ct[1] = 0;
  362. chip->txd[i].ct[0] = 0; /* owned by SW */
  363. }
  364. chip->txd[i - 1].ct[1] |= cpu_to_le32(FTMAC110_TXCT1_END);
  365. chip->txd_idx = 0;
  366. /* allocate rx descriptors (it must be 16 bytes aligned) */
  367. chip->rxd = dma_alloc_coherent(
  368. sizeof(struct ftmac110_rxd) * CFG_RXDES_NUM, &chip->rxd_dma);
  369. if (!chip->rxd)
  370. panic("ftmac110: out of memory 4\n");
  371. memset((void *)chip->rxd, 0,
  372. sizeof(struct ftmac110_rxd) * CFG_RXDES_NUM);
  373. for (i = 0; i < CFG_RXDES_NUM; ++i) {
  374. void *va = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE + 2);
  375. if (!va)
  376. panic("ftmac110: out of memory 5\n");
  377. /* it needs to be exactly 2 bytes aligned */
  378. va = ((uint8_t *)va + 2);
  379. chip->rxd[i].vbuf = va;
  380. chip->rxd[i].buf = cpu_to_le32(virt_to_phys(va));
  381. chip->rxd[i].ct[1] = cpu_to_le32(CFG_XBUF_SIZE);
  382. chip->rxd[i].ct[0] = cpu_to_le32(FTMAC110_RXCT0_OWNER);
  383. }
  384. chip->rxd[i - 1].ct[1] |= cpu_to_le32(FTMAC110_RXCT1_END);
  385. chip->rxd_idx = 0;
  386. eth_register(dev);
  387. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  388. miiphy_register(dev->name, ftmac110_mdio_read, ftmac110_mdio_write);
  389. #endif
  390. card_nr++;
  391. return card_nr;
  392. }