TQM5200.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2006
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. /* On a Cameron or on a FO300 board or ... */
  37. #if !defined(CONFIG_CAM5200) && !defined(CONFIG_FO300)
  38. #define CONFIG_STK52XX 1 /* ... on a STK52XX board */
  39. #endif
  40. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  41. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  42. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  43. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  44. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  45. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  46. #endif
  47. /*
  48. * Serial console configuration
  49. */
  50. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  51. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  52. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  53. #ifdef CONFIG_FO300
  54. #define CFG_DEVICE_NULLDEV 1 /* enable null device */
  55. #define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
  56. #define CONFIG_BOARD_EARLY_INIT_F 1 /* used to detect S1 switch position */
  57. #if 0
  58. #define FO300_SILENT_CONSOLE_WHEN_S1_CLOSED 1 /* silent console on PSC1 when S1 */
  59. /* switch is closed */
  60. #endif
  61. #undef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED /* silent console on PSC1 when S1 */
  62. /* switch is open */
  63. #endif /* CONFIG_FO300 */
  64. #ifdef CONFIG_STK52XX
  65. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  66. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  67. #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  68. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  69. #define CONFIG_BOARD_EARLY_INIT_R
  70. #endif /* CONFIG_STK52XX */
  71. /*
  72. * PCI Mapping:
  73. * 0x40000000 - 0x4fffffff - PCI Memory
  74. * 0x50000000 - 0x50ffffff - PCI IO Space
  75. */
  76. #ifdef CONFIG_STK52XX
  77. #define CONFIG_PCI 1
  78. #define CONFIG_PCI_PNP 1
  79. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  80. #define CONFIG_PCI_MEM_BUS 0x40000000
  81. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  82. #define CONFIG_PCI_MEM_SIZE 0x10000000
  83. #define CONFIG_PCI_IO_BUS 0x50000000
  84. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  85. #define CONFIG_PCI_IO_SIZE 0x01000000
  86. #define CONFIG_NET_MULTI 1
  87. #define CONFIG_EEPRO100 1
  88. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  89. #define CONFIG_NS8382X 1
  90. #endif /* CONFIG_STK52XX */
  91. #ifdef CONFIG_PCI
  92. #define ADD_PCI_CMD CFG_CMD_PCI
  93. #else
  94. #define ADD_PCI_CMD 0
  95. #endif
  96. /*
  97. * Video console
  98. */
  99. #ifndef CONFIG_TQM5200S /* No graphics controller on TQM5200S */
  100. #define CONFIG_VIDEO
  101. #define CONFIG_VIDEO_SM501
  102. #define CONFIG_VIDEO_SM501_32BPP
  103. #define CONFIG_CFB_CONSOLE
  104. #define CONFIG_VIDEO_LOGO
  105. #ifndef CONFIG_FO300
  106. #define CONFIG_CONSOLE_EXTRA_INFO
  107. #else
  108. #define CONFIG_VIDEO_BMP_LOGO
  109. #endif
  110. #define CONFIG_VGA_AS_SINGLE_DEVICE
  111. #define CONFIG_VIDEO_SW_CURSOR
  112. #define CONFIG_SPLASH_SCREEN
  113. #define CFG_CONSOLE_IS_IN_ENV
  114. #endif /* #ifndef CONFIG_TQM5200S */
  115. #ifdef CONFIG_VIDEO
  116. #define ADD_BMP_CMD CFG_CMD_BMP
  117. #else
  118. #define ADD_BMP_CMD 0
  119. #endif
  120. /* Partitions */
  121. #define CONFIG_MAC_PARTITION
  122. #define CONFIG_DOS_PARTITION
  123. #define CONFIG_ISO_PARTITION
  124. /* USB */
  125. #if defined(CONFIG_STK52XX) || defined(CONFIG_FO300)
  126. #define CONFIG_USB_OHCI
  127. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  128. #define CONFIG_USB_STORAGE
  129. #else
  130. #define ADD_USB_CMD 0
  131. #endif
  132. #ifndef CONFIG_CAM5200
  133. /* POST support */
  134. #define CONFIG_POST (CFG_POST_MEMORY | \
  135. CFG_POST_CPU | \
  136. CFG_POST_I2C)
  137. #endif
  138. #ifdef CONFIG_POST
  139. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  140. /* preserve space for the post_word at end of on-chip SRAM */
  141. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  142. #else
  143. #define CFG_CMD_POST_DIAG 0
  144. #endif
  145. /* IDE */
  146. #if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX) || defined(CONFIG_FO300)
  147. #define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
  148. #else
  149. #define ADD_IDE_CMD 0
  150. #endif
  151. /*
  152. * Supported commands
  153. */
  154. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  155. ADD_BMP_CMD | \
  156. ADD_IDE_CMD | \
  157. ADD_PCI_CMD | \
  158. ADD_USB_CMD | \
  159. CFG_CMD_ASKENV | \
  160. CFG_CMD_DATE | \
  161. CFG_CMD_DHCP | \
  162. CFG_CMD_EEPROM | \
  163. CFG_CMD_I2C | \
  164. CFG_CMD_JFFS2 | \
  165. CFG_CMD_MII | \
  166. CFG_CMD_NFS | \
  167. CFG_CMD_PING | \
  168. CFG_CMD_POST_DIAG | \
  169. CFG_CMD_REGINFO | \
  170. CFG_CMD_SNTP | \
  171. CFG_CMD_BSP)
  172. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  173. #include <cmd_confdefs.h>
  174. #define CONFIG_TIMESTAMP /* display image timestamps */
  175. #if (TEXT_BASE != 0xFFF00000)
  176. # define CFG_LOWBOOT 1 /* Boot low */
  177. #endif
  178. /*
  179. * Autobooting
  180. */
  181. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  182. #define CONFIG_PREBOOT "echo;" \
  183. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  184. "echo"
  185. #undef CONFIG_BOOTARGS
  186. #ifdef CONFIG_STK52XX
  187. # if defined(CONFIG_TQM5200_B)
  188. # if defined(CFG_LOWBOOT)
  189. # define ENV_UPDT \
  190. "update=protect off FC000000 FC07FFFF;" \
  191. "erase FC000000 FC07FFFF;" \
  192. "cp.b 200000 FC000000 ${filesize};" \
  193. "protect on FC000000 FC07FFFF\0"
  194. # else /* highboot */
  195. # define ENV_UPDT \
  196. "update=protect off FFF00000 FFF7FFFF;" \
  197. "erase FFF00000 FFF7FFFF;" \
  198. "cp.b 200000 FFF00000 ${filesize};" \
  199. "protect on FFF00000 FFF7FFFF\0"
  200. # endif /* CFG_LOWBOOT */
  201. # else /* !CONFIG_TQM5200_B */
  202. # define ENV_UPDT \
  203. "update=protect off FC000000 FC05FFFF;" \
  204. "erase FC000000 FC05FFFF;" \
  205. "cp.b 200000 FC000000 ${filesize};" \
  206. "protect on FC000000 FC05FFFF\0"
  207. # endif /* CONFIG_TQM5200_B */
  208. #elif defined (CONFIG_CAM5200)
  209. # define ENV_UPDT \
  210. "update=protect off FC000000 FC03FFFF;" \
  211. "erase FC000000 FC03FFFF;" \
  212. "cp.b 200000 FC000000 ${filesize};" \
  213. "protect on FC000000 FC03FFFF\0"
  214. #elif defined (CONFIG_FO300)
  215. # define ENV_UPDT \
  216. "update=protect off FC000000 FC05FFFF;" \
  217. "erase FC000000 FC05FFFF;" \
  218. "cp.b 200000 FC000000 ${filesize};" \
  219. "protect on FC000000 FC05FFFF\0"
  220. #else
  221. # error "Unknown Carrier Board"
  222. #endif /* CONFIG_STK52XX */
  223. #define CONFIG_EXTRA_ENV_SETTINGS \
  224. "netdev=eth0\0" \
  225. "rootpath=/opt/eldk/ppc_6xx\0" \
  226. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  227. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  228. "nfsroot=${serverip}:${rootpath}\0" \
  229. "addip=setenv bootargs ${bootargs} " \
  230. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  231. ":${hostname}:${netdev}:off panic=1\0" \
  232. "addcons=setenv bootargs ${bootargs} " \
  233. "console=ttyS0,${baudrate}\0" \
  234. "flash_self=run ramargs addip addcons;" \
  235. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  236. "flash_nfs=run nfsargs addip addcons;" \
  237. "bootm ${kernel_addr}\0" \
  238. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addcons;" \
  239. "bootm\0" \
  240. "bootfile=/tftpboot/tqm5200/uImage\0" \
  241. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  242. "load=tftp 200000 ${u-boot}\0" \
  243. ENV_UPDT \
  244. ""
  245. #define CONFIG_BOOTCOMMAND "run net_nfs"
  246. /*
  247. * IPB Bus clocking configuration.
  248. */
  249. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  250. #if defined(CFG_IPBSPEED_133)
  251. /*
  252. * PCI Bus clocking configuration
  253. *
  254. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  255. * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
  256. * been tested with a IPB Bus Clock of 66 MHz.
  257. */
  258. #define CFG_PCISPEED_66 /* define for 66MHz speed */
  259. #endif
  260. /*
  261. * I2C configuration
  262. */
  263. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  264. #ifdef CONFIG_TQM5200_REV100
  265. #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  266. #else
  267. #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  268. #endif
  269. /*
  270. * I2C clock frequency
  271. *
  272. * Please notice, that the resulting clock frequency could differ from the
  273. * configured value. This is because the I2C clock is derived from system
  274. * clock over a frequency divider with only a few divider values. U-boot
  275. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  276. * approximation allways lies below the configured value, never above.
  277. */
  278. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  279. #define CFG_I2C_SLAVE 0x7F
  280. /*
  281. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  282. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  283. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  284. * same configuration could be used.
  285. */
  286. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  287. #define CFG_I2C_EEPROM_ADDR_LEN 2
  288. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  289. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  290. /*
  291. * HW-Monitor configuration on Mini-FAP
  292. */
  293. #if defined (CONFIG_MINIFAP)
  294. #define CFG_I2C_HWMON_ADDR 0x2C
  295. #endif
  296. /* List of I2C addresses to be verified by POST */
  297. #if defined (CONFIG_MINIFAP)
  298. #undef I2C_ADDR_LIST
  299. #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
  300. CFG_I2C_HWMON_ADDR, \
  301. CFG_I2C_SLAVE }
  302. #endif
  303. /*
  304. * Flash configuration
  305. */
  306. #define CFG_FLASH_BASE 0xFC000000
  307. /* use CFI flash driver */
  308. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  309. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  310. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  311. #define CFG_FLASH_EMPTY_INFO
  312. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  313. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  314. #define CFG_FLASH_USE_BUFFER_WRITE 1
  315. #if defined (CONFIG_CAM5200)
  316. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  317. #elif defined(CONFIG_TQM5200_B)
  318. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00080000)
  319. #else
  320. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  321. #endif
  322. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  323. (= chip selects) */
  324. /* Dynamic MTD partition support */
  325. #define CONFIG_JFFS2_CMDLINE
  326. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  327. #ifdef CONFIG_STK52XX
  328. # if defined(CONFIG_TQM5200_B)
  329. # if defined(CFG_LOWBOOT)
  330. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:1m(firmware)," \
  331. "1536k(kernel)," \
  332. "3584k(small-fs)," \
  333. "2m(initrd)," \
  334. "8m(misc)," \
  335. "16m(big-fs)"
  336. # else /* highboot */
  337. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:2560k(kernel)," \
  338. "3584k(small-fs)," \
  339. "2m(initrd)," \
  340. "8m(misc)," \
  341. "15m(big-fs)," \
  342. "1m(firmware)"
  343. # endif /* CFG_LOWBOOT */
  344. # else /* !CONFIG_TQM5200_B */
  345. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  346. "1408k(kernel)," \
  347. "2m(initrd)," \
  348. "4m(small-fs)," \
  349. "8m(misc)," \
  350. "16m(big-fs)"
  351. # endif /* CONFIG_TQM5200_B */
  352. #elif defined (CONFIG_CAM5200)
  353. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
  354. "1792k(kernel)," \
  355. "3584k(small-fs)," \
  356. "2m(initrd)," \
  357. "8m(misc)," \
  358. "16m(big-fs)"
  359. #elif defined (CONFIG_FO300)
  360. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  361. "1408k(kernel)," \
  362. "2m(initrd)," \
  363. "4m(small-fs)," \
  364. "8m(misc)," \
  365. "16m(big-fs)"
  366. #else
  367. # error "Unknown Carrier Board"
  368. #endif /* CONFIG_STK52XX */
  369. /*
  370. * Environment settings
  371. */
  372. #define CFG_ENV_IS_IN_FLASH 1
  373. #define CFG_ENV_SIZE 0x4000 /* 16 k - keep small for fast booting */
  374. #if defined(CONFIG_TQM5200_B)
  375. #define CFG_ENV_SECT_SIZE 0x40000
  376. #else
  377. #define CFG_ENV_SECT_SIZE 0x20000
  378. #endif /* CONFIG_TQM5200_B */
  379. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  380. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  381. /*
  382. * Memory map
  383. */
  384. #define CFG_MBAR 0xF0000000
  385. #define CFG_SDRAM_BASE 0x00000000
  386. #define CFG_DEFAULT_MBAR 0x80000000
  387. /* Use ON-Chip SRAM until RAM will be available */
  388. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  389. #ifdef CONFIG_POST
  390. /* preserve space for the post_word at end of on-chip SRAM */
  391. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  392. #else
  393. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  394. #endif
  395. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  396. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  397. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  398. #define CFG_MONITOR_BASE TEXT_BASE
  399. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  400. # define CFG_RAMBOOT 1
  401. #endif
  402. #if defined (CONFIG_CAM5200)
  403. # define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  404. #elif defined(CONFIG_TQM5200_B)
  405. # define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  406. #else
  407. # define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  408. #endif
  409. #define CFG_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
  410. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  411. /*
  412. * Ethernet configuration
  413. */
  414. #define CONFIG_MPC5xxx_FEC 1
  415. /*
  416. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  417. */
  418. /* #define CONFIG_FEC_10MBIT 1 */
  419. #define CONFIG_PHY_ADDR 0x00
  420. /*
  421. * GPIO configuration
  422. *
  423. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  424. * Bit 0 (mask: 0x80000000): 1
  425. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  426. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  427. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  428. * Use for REV200 STK52XX boards and FO300 boards. Do not use
  429. * with REV100 modules (because, there I2C1 is used as I2C bus)
  430. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  431. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  432. * 000 -> All PSC2 pins are GIOPs
  433. * 001 -> CAN1/2 on PSC2 pins
  434. * Use for REV100 STK52xx boards
  435. * 01x -> Use AC97
  436. * use PSC3: Bits 20-23 (mask: 0x00000f00)
  437. * 1100 -> UART/SPI (on FO300 board)
  438. * use PSC6:
  439. * on STK52xx and FO300:
  440. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  441. * Bits 9:11 (mask: 0x00700000):
  442. * 101 -> PSC6 : Extended POST test is not available
  443. * on MINI-FAP and TQM5200_IB:
  444. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  445. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  446. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  447. * tests.
  448. */
  449. #if defined (CONFIG_MINIFAP)
  450. # define CFG_GPS_PORT_CONFIG 0x91000004
  451. #elif defined (CONFIG_STK52XX)
  452. # if defined (CONFIG_STK52XX_REV100)
  453. # define CFG_GPS_PORT_CONFIG 0x81500014
  454. # else /* STK52xx REV200 and above */
  455. # if defined (CONFIG_TQM5200_REV100)
  456. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  457. # else/* TQM5200 REV200 and above */
  458. # define CFG_GPS_PORT_CONFIG 0x91500004
  459. # endif
  460. # endif
  461. #elif defined (CONFIG_FO300)
  462. # define CFG_GPS_PORT_CONFIG 0x91502c24
  463. #else /* TMQ5200 Inbetriebnahme-Board */
  464. # define CFG_GPS_PORT_CONFIG 0x81000004
  465. #endif
  466. /*
  467. * RTC configuration
  468. */
  469. #if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
  470. # define CONFIG_RTC_M41T11 1
  471. # define CFG_I2C_RTC_ADDR 0x68
  472. # define CFG_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
  473. year */
  474. #else
  475. # define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  476. #endif
  477. /*
  478. * Miscellaneous configurable options
  479. */
  480. #define CFG_LONGHELP /* undef to save memory */
  481. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  482. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  483. #define CFG_PROMPT_HUSH_PS2 "> "
  484. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  485. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  486. #else
  487. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  488. #endif
  489. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  490. #define CFG_MAXARGS 16 /* max number of command args */
  491. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  492. /* Enable an alternate, more extensive memory test */
  493. #define CFG_ALT_MEMTEST
  494. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  495. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  496. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  497. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  498. /*
  499. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  500. * which is normally part of the default commands (CFV_CMD_DFL)
  501. */
  502. #define CONFIG_LOOPW
  503. /*
  504. * Various low-level settings
  505. */
  506. #if defined(CONFIG_MPC5200)
  507. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  508. #define CFG_HID0_FINAL HID0_ICE
  509. #else
  510. #define CFG_HID0_INIT 0
  511. #define CFG_HID0_FINAL 0
  512. #endif
  513. #define CFG_BOOTCS_START CFG_FLASH_BASE
  514. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  515. #ifdef CFG_PCISPEED_66
  516. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  517. #else
  518. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  519. #endif
  520. #define CFG_CS0_START CFG_FLASH_BASE
  521. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  522. #define CONFIG_LAST_STAGE_INIT
  523. /*
  524. * SRAM - Do not map below 2 GB in address space, because this area is used
  525. * for SDRAM autosizing.
  526. */
  527. #define CFG_CS2_START 0xE5000000
  528. #define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  529. #define CFG_CS2_CFG 0x0004D930
  530. /*
  531. * Grafic controller - Do not map below 2 GB in address space, because this
  532. * area is used for SDRAM autosizing.
  533. */
  534. #define SM501_FB_BASE 0xE0000000
  535. #define CFG_CS1_START (SM501_FB_BASE)
  536. #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  537. #define CFG_CS1_CFG 0x8F48FF70
  538. #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  539. #define CFG_CS_BURST 0x00000000
  540. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  541. #define CFG_RESET_ADDRESS 0xff000000
  542. /*-----------------------------------------------------------------------
  543. * USB stuff
  544. *-----------------------------------------------------------------------
  545. */
  546. #define CONFIG_USB_CLOCK 0x0001BBBB
  547. #define CONFIG_USB_CONFIG 0x00001000
  548. /*-----------------------------------------------------------------------
  549. * IDE/ATA stuff Supports IDE harddisk
  550. *-----------------------------------------------------------------------
  551. */
  552. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  553. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  554. #undef CONFIG_IDE_LED /* LED for ide not supported */
  555. #define CONFIG_IDE_RESET /* reset for ide supported */
  556. #define CONFIG_IDE_PREINIT
  557. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  558. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  559. #define CFG_ATA_IDE0_OFFSET 0x0000
  560. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  561. /* Offset for data I/O */
  562. #define CFG_ATA_DATA_OFFSET (0x0060)
  563. /* Offset for normal register accesses */
  564. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  565. /* Offset for alternate registers */
  566. #define CFG_ATA_ALT_OFFSET (0x005C)
  567. /* Interval between registers */
  568. #define CFG_ATA_STRIDE 4
  569. #endif /* __CONFIG_H */