lcdc.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /*
  2. * Timing controller driver for Allwinner SoCs.
  3. *
  4. * (C) Copyright 2013-2014 Luc Verhaegen <libv@skynet.be>
  5. * (C) Copyright 2014-2015 Hans de Goede <hdegoede@redhat.com>
  6. * (C) Copyright 2017 Jernej Skrabec <jernej.skrabec@siol.net>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <asm/arch/lcdc.h>
  12. #include <asm/io.h>
  13. static int lcdc_get_clk_delay(const struct display_timing *mode, int tcon)
  14. {
  15. int delay;
  16. delay = mode->vfront_porch.typ + mode->vsync_len.typ +
  17. mode->vback_porch.typ;
  18. if (mode->flags & DISPLAY_FLAGS_INTERLACED)
  19. delay /= 2;
  20. if (tcon == 1)
  21. delay -= 2;
  22. return (delay > 30) ? 30 : delay;
  23. }
  24. void lcdc_init(struct sunxi_lcdc_reg * const lcdc)
  25. {
  26. /* Init lcdc */
  27. writel(0, &lcdc->ctrl); /* Disable tcon */
  28. writel(0, &lcdc->int0); /* Disable all interrupts */
  29. /* Disable tcon0 dot clock */
  30. clrbits_le32(&lcdc->tcon0_dclk, SUNXI_LCDC_TCON0_DCLK_ENABLE);
  31. /* Set all io lines to tristate */
  32. writel(0xffffffff, &lcdc->tcon0_io_tristate);
  33. writel(0xffffffff, &lcdc->tcon1_io_tristate);
  34. }
  35. void lcdc_enable(struct sunxi_lcdc_reg * const lcdc, int depth)
  36. {
  37. setbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_TCON_ENABLE);
  38. #ifdef CONFIG_VIDEO_LCD_IF_LVDS
  39. setbits_le32(&lcdc->tcon0_lvds_intf, SUNXI_LCDC_TCON0_LVDS_INTF_ENABLE);
  40. setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0);
  41. #ifdef CONFIG_SUNXI_GEN_SUN6I
  42. udelay(2); /* delay at least 1200 ns */
  43. setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_EN_MB);
  44. udelay(2); /* delay at least 1200 ns */
  45. setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_DRVC);
  46. if (depth == 18)
  47. setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_DRVD(0x7));
  48. else
  49. setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_DRVD(0xf));
  50. #else
  51. setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_UPDATE);
  52. udelay(2); /* delay at least 1200 ns */
  53. setbits_le32(&lcdc->lvds_ana1, SUNXI_LCDC_LVDS_ANA1_INIT1);
  54. udelay(1); /* delay at least 120 ns */
  55. setbits_le32(&lcdc->lvds_ana1, SUNXI_LCDC_LVDS_ANA1_INIT2);
  56. setbits_le32(&lcdc->lvds_ana0, SUNXI_LCDC_LVDS_ANA0_UPDATE);
  57. #endif
  58. #endif
  59. }
  60. void lcdc_tcon0_mode_set(struct sunxi_lcdc_reg * const lcdc,
  61. const struct display_timing *mode,
  62. int clk_div, bool for_ext_vga_dac,
  63. int depth, int dclk_phase)
  64. {
  65. int bp, clk_delay, total, val;
  66. #ifndef CONFIG_SUNXI_DE2
  67. /* Use tcon0 */
  68. clrsetbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_IO_MAP_MASK,
  69. SUNXI_LCDC_CTRL_IO_MAP_TCON0);
  70. #endif
  71. clk_delay = lcdc_get_clk_delay(mode, 0);
  72. writel(SUNXI_LCDC_TCON0_CTRL_ENABLE |
  73. SUNXI_LCDC_TCON0_CTRL_CLK_DELAY(clk_delay), &lcdc->tcon0_ctrl);
  74. writel(SUNXI_LCDC_TCON0_DCLK_ENABLE |
  75. SUNXI_LCDC_TCON0_DCLK_DIV(clk_div), &lcdc->tcon0_dclk);
  76. writel(SUNXI_LCDC_X(mode->hactive.typ) |
  77. SUNXI_LCDC_Y(mode->vactive.typ), &lcdc->tcon0_timing_active);
  78. bp = mode->hsync_len.typ + mode->hback_porch.typ;
  79. total = mode->hactive.typ + mode->hfront_porch.typ + bp;
  80. writel(SUNXI_LCDC_TCON0_TIMING_H_TOTAL(total) |
  81. SUNXI_LCDC_TCON0_TIMING_H_BP(bp), &lcdc->tcon0_timing_h);
  82. bp = mode->vsync_len.typ + mode->vback_porch.typ;
  83. total = mode->vactive.typ + mode->vfront_porch.typ + bp;
  84. writel(SUNXI_LCDC_TCON0_TIMING_V_TOTAL(total) |
  85. SUNXI_LCDC_TCON0_TIMING_V_BP(bp), &lcdc->tcon0_timing_v);
  86. #ifdef CONFIG_VIDEO_LCD_IF_PARALLEL
  87. writel(SUNXI_LCDC_X(mode->hsync_len.typ) |
  88. SUNXI_LCDC_Y(mode->vsync_len.typ), &lcdc->tcon0_timing_sync);
  89. writel(0, &lcdc->tcon0_hv_intf);
  90. writel(0, &lcdc->tcon0_cpu_intf);
  91. #endif
  92. #ifdef CONFIG_VIDEO_LCD_IF_LVDS
  93. val = (depth == 18) ? 1 : 0;
  94. writel(SUNXI_LCDC_TCON0_LVDS_INTF_BITWIDTH(val) |
  95. SUNXI_LCDC_TCON0_LVDS_CLK_SEL_TCON0, &lcdc->tcon0_lvds_intf);
  96. #endif
  97. if (depth == 18 || depth == 16) {
  98. writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[0]);
  99. writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[1]);
  100. writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[2]);
  101. writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[3]);
  102. writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[4]);
  103. writel(SUNXI_LCDC_TCON0_FRM_SEED, &lcdc->tcon0_frm_seed[5]);
  104. writel(SUNXI_LCDC_TCON0_FRM_TAB0, &lcdc->tcon0_frm_table[0]);
  105. writel(SUNXI_LCDC_TCON0_FRM_TAB1, &lcdc->tcon0_frm_table[1]);
  106. writel(SUNXI_LCDC_TCON0_FRM_TAB2, &lcdc->tcon0_frm_table[2]);
  107. writel(SUNXI_LCDC_TCON0_FRM_TAB3, &lcdc->tcon0_frm_table[3]);
  108. writel(((depth == 18) ?
  109. SUNXI_LCDC_TCON0_FRM_CTRL_RGB666 :
  110. SUNXI_LCDC_TCON0_FRM_CTRL_RGB565),
  111. &lcdc->tcon0_frm_ctrl);
  112. }
  113. val = SUNXI_LCDC_TCON0_IO_POL_DCLK_PHASE(dclk_phase);
  114. if (mode->flags & DISPLAY_FLAGS_HSYNC_LOW)
  115. val |= SUNXI_LCDC_TCON_HSYNC_MASK;
  116. if (mode->flags & DISPLAY_FLAGS_VSYNC_LOW)
  117. val |= SUNXI_LCDC_TCON_VSYNC_MASK;
  118. #ifdef CONFIG_VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
  119. if (for_ext_vga_dac)
  120. val = 0;
  121. #endif
  122. writel(val, &lcdc->tcon0_io_polarity);
  123. writel(0, &lcdc->tcon0_io_tristate);
  124. }
  125. void lcdc_tcon1_mode_set(struct sunxi_lcdc_reg * const lcdc,
  126. const struct display_timing *mode,
  127. bool ext_hvsync, bool is_composite)
  128. {
  129. int bp, clk_delay, total, val, yres;
  130. #ifndef CONFIG_SUNXI_DE2
  131. /* Use tcon1 */
  132. clrsetbits_le32(&lcdc->ctrl, SUNXI_LCDC_CTRL_IO_MAP_MASK,
  133. SUNXI_LCDC_CTRL_IO_MAP_TCON1);
  134. #endif
  135. clk_delay = lcdc_get_clk_delay(mode, 1);
  136. writel(SUNXI_LCDC_TCON1_CTRL_ENABLE |
  137. ((mode->flags & DISPLAY_FLAGS_INTERLACED) ?
  138. SUNXI_LCDC_TCON1_CTRL_INTERLACE_ENABLE : 0) |
  139. SUNXI_LCDC_TCON1_CTRL_CLK_DELAY(clk_delay), &lcdc->tcon1_ctrl);
  140. yres = mode->vactive.typ;
  141. if (mode->flags & DISPLAY_FLAGS_INTERLACED)
  142. yres /= 2;
  143. writel(SUNXI_LCDC_X(mode->hactive.typ) | SUNXI_LCDC_Y(yres),
  144. &lcdc->tcon1_timing_source);
  145. writel(SUNXI_LCDC_X(mode->hactive.typ) | SUNXI_LCDC_Y(yres),
  146. &lcdc->tcon1_timing_scale);
  147. writel(SUNXI_LCDC_X(mode->hactive.typ) | SUNXI_LCDC_Y(yres),
  148. &lcdc->tcon1_timing_out);
  149. bp = mode->hsync_len.typ + mode->hback_porch.typ;
  150. total = mode->hactive.typ + mode->hfront_porch.typ + bp;
  151. writel(SUNXI_LCDC_TCON1_TIMING_H_TOTAL(total) |
  152. SUNXI_LCDC_TCON1_TIMING_H_BP(bp), &lcdc->tcon1_timing_h);
  153. bp = mode->vsync_len.typ + mode->vback_porch.typ;
  154. total = mode->vactive.typ + mode->vfront_porch.typ + bp;
  155. if (!(mode->flags & DISPLAY_FLAGS_INTERLACED))
  156. total *= 2;
  157. writel(SUNXI_LCDC_TCON1_TIMING_V_TOTAL(total) |
  158. SUNXI_LCDC_TCON1_TIMING_V_BP(bp), &lcdc->tcon1_timing_v);
  159. writel(SUNXI_LCDC_X(mode->hsync_len.typ) |
  160. SUNXI_LCDC_Y(mode->vsync_len.typ), &lcdc->tcon1_timing_sync);
  161. if (ext_hvsync) {
  162. val = 0;
  163. if (mode->flags & DISPLAY_FLAGS_HSYNC_HIGH)
  164. val |= SUNXI_LCDC_TCON_HSYNC_MASK;
  165. if (mode->flags & DISPLAY_FLAGS_VSYNC_HIGH)
  166. val |= SUNXI_LCDC_TCON_VSYNC_MASK;
  167. writel(val, &lcdc->tcon1_io_polarity);
  168. clrbits_le32(&lcdc->tcon1_io_tristate,
  169. SUNXI_LCDC_TCON_VSYNC_MASK |
  170. SUNXI_LCDC_TCON_HSYNC_MASK);
  171. }
  172. #ifdef CONFIG_MACH_SUN5I
  173. if (is_composite)
  174. clrsetbits_le32(&lcdc->mux_ctrl, SUNXI_LCDC_MUX_CTRL_SRC0_MASK,
  175. SUNXI_LCDC_MUX_CTRL_SRC0(1));
  176. #endif
  177. }