rockchip_timer.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright (C) 2017 Theobroma Systems Design und Consulting GmbH
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <mapmem.h>
  9. #include <asm/arch/timer.h>
  10. #include <dt-structs.h>
  11. #include <timer.h>
  12. #include <asm/io.h>
  13. DECLARE_GLOBAL_DATA_PTR;
  14. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  15. struct rockchip_timer_plat {
  16. struct dtd_rockchip_rk3368_timer dtd;
  17. };
  18. #endif
  19. /* Driver private data. Contains timer id. Could be either 0 or 1. */
  20. struct rockchip_timer_priv {
  21. struct rk_timer *timer;
  22. };
  23. static int rockchip_timer_get_count(struct udevice *dev, u64 *count)
  24. {
  25. struct rockchip_timer_priv *priv = dev_get_priv(dev);
  26. uint64_t timebase_h, timebase_l;
  27. uint64_t cntr;
  28. timebase_l = readl(&priv->timer->timer_curr_value0);
  29. timebase_h = readl(&priv->timer->timer_curr_value1);
  30. /* timers are down-counting */
  31. cntr = timebase_h << 32 | timebase_l;
  32. *count = ~0ull - cntr;
  33. return 0;
  34. }
  35. static int rockchip_clk_ofdata_to_platdata(struct udevice *dev)
  36. {
  37. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  38. struct rockchip_timer_priv *priv = dev_get_priv(dev);
  39. priv->timer = (struct rk_timer *)devfdt_get_addr(dev);
  40. #endif
  41. return 0;
  42. }
  43. static int rockchip_timer_start(struct udevice *dev)
  44. {
  45. struct rockchip_timer_priv *priv = dev_get_priv(dev);
  46. const uint64_t reload_val = ~0uLL;
  47. const uint32_t reload_val_l = reload_val & 0xffffffff;
  48. const uint32_t reload_val_h = reload_val >> 32;
  49. /* disable timer and reset all control */
  50. writel(0, &priv->timer->timer_ctrl_reg);
  51. /* write reload value */
  52. writel(reload_val_l, &priv->timer->timer_load_count0);
  53. writel(reload_val_h, &priv->timer->timer_load_count1);
  54. /* enable timer */
  55. writel(1, &priv->timer->timer_ctrl_reg);
  56. return 0;
  57. }
  58. static int rockchip_timer_probe(struct udevice *dev)
  59. {
  60. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  61. struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  62. struct rockchip_timer_priv *priv = dev_get_priv(dev);
  63. struct rockchip_timer_plat *plat = dev_get_platdata(dev);
  64. priv->timer = map_sysmem(plat->dtd.reg[1], plat->dtd.reg[3]);
  65. uc_priv->clock_rate = plat->dtd.clock_frequency;
  66. #endif
  67. return rockchip_timer_start(dev);
  68. }
  69. static const struct timer_ops rockchip_timer_ops = {
  70. .get_count = rockchip_timer_get_count,
  71. };
  72. static const struct udevice_id rockchip_timer_ids[] = {
  73. { .compatible = "rockchip,rk3368-timer" },
  74. {}
  75. };
  76. U_BOOT_DRIVER(arc_timer) = {
  77. .name = "rockchip_rk3368_timer",
  78. .id = UCLASS_TIMER,
  79. .of_match = rockchip_timer_ids,
  80. .probe = rockchip_timer_probe,
  81. .ops = &rockchip_timer_ops,
  82. .flags = DM_FLAG_PRE_RELOC,
  83. .priv_auto_alloc_size = sizeof(struct rockchip_timer_priv),
  84. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  85. .platdata_auto_alloc_size = sizeof(struct rockchip_timer_plat),
  86. #endif
  87. .ofdata_to_platdata = rockchip_clk_ofdata_to_platdata,
  88. };