serial_sh.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * SuperH SCIF device driver.
  3. * Copyright (C) 2013 Renesas Electronics Corporation
  4. * Copyright (C) 2007,2008,2010, 2014 Nobuhiro Iwamatsu
  5. * Copyright (C) 2002 - 2008 Paul Mundt
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <errno.h>
  11. #include <clk.h>
  12. #include <dm.h>
  13. #include <asm/io.h>
  14. #include <asm/processor.h>
  15. #include <serial.h>
  16. #include <linux/compiler.h>
  17. #include <dm/platform_data/serial_sh.h>
  18. #include "serial_sh.h"
  19. DECLARE_GLOBAL_DATA_PTR;
  20. #if defined(CONFIG_CPU_SH7760) || \
  21. defined(CONFIG_CPU_SH7780) || \
  22. defined(CONFIG_CPU_SH7785) || \
  23. defined(CONFIG_CPU_SH7786)
  24. static int scif_rxfill(struct uart_port *port)
  25. {
  26. return sci_in(port, SCRFDR) & 0xff;
  27. }
  28. #elif defined(CONFIG_CPU_SH7763)
  29. static int scif_rxfill(struct uart_port *port)
  30. {
  31. if ((port->mapbase == 0xffe00000) ||
  32. (port->mapbase == 0xffe08000)) {
  33. /* SCIF0/1*/
  34. return sci_in(port, SCRFDR) & 0xff;
  35. } else {
  36. /* SCIF2 */
  37. return sci_in(port, SCFDR) & SCIF2_RFDC_MASK;
  38. }
  39. }
  40. #elif defined(CONFIG_ARCH_SH7372)
  41. static int scif_rxfill(struct uart_port *port)
  42. {
  43. if (port->type == PORT_SCIFA)
  44. return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
  45. else
  46. return sci_in(port, SCRFDR);
  47. }
  48. #else
  49. static int scif_rxfill(struct uart_port *port)
  50. {
  51. return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
  52. }
  53. #endif
  54. static void sh_serial_init_generic(struct uart_port *port)
  55. {
  56. sci_out(port, SCSCR , SCSCR_INIT(port));
  57. sci_out(port, SCSCR , SCSCR_INIT(port));
  58. sci_out(port, SCSMR, 0);
  59. sci_out(port, SCSMR, 0);
  60. sci_out(port, SCFCR, SCFCR_RFRST|SCFCR_TFRST);
  61. sci_in(port, SCFCR);
  62. sci_out(port, SCFCR, 0);
  63. }
  64. static void
  65. sh_serial_setbrg_generic(struct uart_port *port, int clk, int baudrate)
  66. {
  67. if (port->clk_mode == EXT_CLK) {
  68. unsigned short dl = DL_VALUE(baudrate, clk);
  69. sci_out(port, DL, dl);
  70. /* Need wait: Clock * 1/dl * 1/16 */
  71. udelay((1000000 * dl * 16 / clk) * 1000 + 1);
  72. } else {
  73. sci_out(port, SCBRR, SCBRR_VALUE(baudrate, clk));
  74. }
  75. }
  76. static void handle_error(struct uart_port *port)
  77. {
  78. sci_in(port, SCxSR);
  79. sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
  80. sci_in(port, SCLSR);
  81. sci_out(port, SCLSR, 0x00);
  82. }
  83. static int serial_raw_putc(struct uart_port *port, const char c)
  84. {
  85. /* Tx fifo is empty */
  86. if (!(sci_in(port, SCxSR) & SCxSR_TEND(port)))
  87. return -EAGAIN;
  88. sci_out(port, SCxTDR, c);
  89. sci_out(port, SCxSR, sci_in(port, SCxSR) & ~SCxSR_TEND(port));
  90. return 0;
  91. }
  92. static int serial_rx_fifo_level(struct uart_port *port)
  93. {
  94. return scif_rxfill(port);
  95. }
  96. static int sh_serial_tstc_generic(struct uart_port *port)
  97. {
  98. if (sci_in(port, SCxSR) & SCIF_ERRORS) {
  99. handle_error(port);
  100. return 0;
  101. }
  102. return serial_rx_fifo_level(port) ? 1 : 0;
  103. }
  104. static int serial_getc_check(struct uart_port *port)
  105. {
  106. unsigned short status;
  107. status = sci_in(port, SCxSR);
  108. if (status & SCIF_ERRORS)
  109. handle_error(port);
  110. if (sci_in(port, SCLSR) & SCxSR_ORER(port))
  111. handle_error(port);
  112. return status & (SCIF_DR | SCxSR_RDxF(port));
  113. }
  114. static int sh_serial_getc_generic(struct uart_port *port)
  115. {
  116. unsigned short status;
  117. char ch;
  118. if (!serial_getc_check(port))
  119. return -EAGAIN;
  120. ch = sci_in(port, SCxRDR);
  121. status = sci_in(port, SCxSR);
  122. sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
  123. if (status & SCIF_ERRORS)
  124. handle_error(port);
  125. if (sci_in(port, SCLSR) & SCxSR_ORER(port))
  126. handle_error(port);
  127. return ch;
  128. }
  129. #ifdef CONFIG_DM_SERIAL
  130. static int sh_serial_pending(struct udevice *dev, bool input)
  131. {
  132. struct uart_port *priv = dev_get_priv(dev);
  133. return sh_serial_tstc_generic(priv);
  134. }
  135. static int sh_serial_putc(struct udevice *dev, const char ch)
  136. {
  137. struct uart_port *priv = dev_get_priv(dev);
  138. return serial_raw_putc(priv, ch);
  139. }
  140. static int sh_serial_getc(struct udevice *dev)
  141. {
  142. struct uart_port *priv = dev_get_priv(dev);
  143. return sh_serial_getc_generic(priv);
  144. }
  145. static int sh_serial_setbrg(struct udevice *dev, int baudrate)
  146. {
  147. struct sh_serial_platdata *plat = dev_get_platdata(dev);
  148. struct uart_port *priv = dev_get_priv(dev);
  149. sh_serial_setbrg_generic(priv, plat->clk, baudrate);
  150. return 0;
  151. }
  152. static int sh_serial_probe(struct udevice *dev)
  153. {
  154. struct sh_serial_platdata *plat = dev_get_platdata(dev);
  155. struct uart_port *priv = dev_get_priv(dev);
  156. priv->membase = (unsigned char *)plat->base;
  157. priv->mapbase = plat->base;
  158. priv->type = plat->type;
  159. priv->clk_mode = plat->clk_mode;
  160. sh_serial_init_generic(priv);
  161. return 0;
  162. }
  163. static const struct dm_serial_ops sh_serial_ops = {
  164. .putc = sh_serial_putc,
  165. .pending = sh_serial_pending,
  166. .getc = sh_serial_getc,
  167. .setbrg = sh_serial_setbrg,
  168. };
  169. #ifdef CONFIG_OF_CONTROL
  170. static const struct udevice_id sh_serial_id[] ={
  171. {.compatible = "renesas,sci", .data = PORT_SCI},
  172. {.compatible = "renesas,scif", .data = PORT_SCIF},
  173. {.compatible = "renesas,scifa", .data = PORT_SCIFA},
  174. {}
  175. };
  176. static int sh_serial_ofdata_to_platdata(struct udevice *dev)
  177. {
  178. struct sh_serial_platdata *plat = dev_get_platdata(dev);
  179. struct clk sh_serial_clk;
  180. fdt_addr_t addr;
  181. int ret;
  182. addr = fdtdec_get_addr(gd->fdt_blob, dev_of_offset(dev), "reg");
  183. if (addr == FDT_ADDR_T_NONE)
  184. return -EINVAL;
  185. plat->base = addr;
  186. ret = clk_get_by_name(dev, "fck", &sh_serial_clk);
  187. if (!ret)
  188. plat->clk = clk_get_rate(&sh_serial_clk);
  189. else
  190. plat->clk = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
  191. "clock", 1);
  192. plat->type = dev_get_driver_data(dev);
  193. return 0;
  194. }
  195. #endif
  196. U_BOOT_DRIVER(serial_sh) = {
  197. .name = "serial_sh",
  198. .id = UCLASS_SERIAL,
  199. .of_match = of_match_ptr(sh_serial_id),
  200. .ofdata_to_platdata = of_match_ptr(sh_serial_ofdata_to_platdata),
  201. .platdata_auto_alloc_size = sizeof(struct sh_serial_platdata),
  202. .probe = sh_serial_probe,
  203. .ops = &sh_serial_ops,
  204. .flags = DM_FLAG_PRE_RELOC,
  205. .priv_auto_alloc_size = sizeof(struct uart_port),
  206. };
  207. #else /* CONFIG_DM_SERIAL */
  208. #if defined(CONFIG_CONS_SCIF0)
  209. # define SCIF_BASE SCIF0_BASE
  210. #elif defined(CONFIG_CONS_SCIF1)
  211. # define SCIF_BASE SCIF1_BASE
  212. #elif defined(CONFIG_CONS_SCIF2)
  213. # define SCIF_BASE SCIF2_BASE
  214. #elif defined(CONFIG_CONS_SCIF3)
  215. # define SCIF_BASE SCIF3_BASE
  216. #elif defined(CONFIG_CONS_SCIF4)
  217. # define SCIF_BASE SCIF4_BASE
  218. #elif defined(CONFIG_CONS_SCIF5)
  219. # define SCIF_BASE SCIF5_BASE
  220. #elif defined(CONFIG_CONS_SCIF6)
  221. # define SCIF_BASE SCIF6_BASE
  222. #elif defined(CONFIG_CONS_SCIF7)
  223. # define SCIF_BASE SCIF7_BASE
  224. #else
  225. # error "Default SCIF doesn't set....."
  226. #endif
  227. #if defined(CONFIG_SCIF_A)
  228. #define SCIF_BASE_PORT PORT_SCIFA
  229. #elif defined(CONFIG_SCI)
  230. #define SCIF_BASE_PORT PORT_SCI
  231. #else
  232. #define SCIF_BASE_PORT PORT_SCIF
  233. #endif
  234. static struct uart_port sh_sci = {
  235. .membase = (unsigned char *)SCIF_BASE,
  236. .mapbase = SCIF_BASE,
  237. .type = SCIF_BASE_PORT,
  238. #ifdef CONFIG_SCIF_USE_EXT_CLK
  239. .clk_mode = EXT_CLK,
  240. #endif
  241. };
  242. static void sh_serial_setbrg(void)
  243. {
  244. DECLARE_GLOBAL_DATA_PTR;
  245. struct uart_port *port = &sh_sci;
  246. sh_serial_setbrg_generic(port, CONFIG_SH_SCIF_CLK_FREQ, gd->baudrate);
  247. }
  248. static int sh_serial_init(void)
  249. {
  250. struct uart_port *port = &sh_sci;
  251. sh_serial_init_generic(port);
  252. serial_setbrg();
  253. return 0;
  254. }
  255. static void sh_serial_putc(const char c)
  256. {
  257. struct uart_port *port = &sh_sci;
  258. if (c == '\n') {
  259. while (1) {
  260. if (serial_raw_putc(port, '\r') != -EAGAIN)
  261. break;
  262. }
  263. }
  264. while (1) {
  265. if (serial_raw_putc(port, c) != -EAGAIN)
  266. break;
  267. }
  268. }
  269. static int sh_serial_tstc(void)
  270. {
  271. struct uart_port *port = &sh_sci;
  272. return sh_serial_tstc_generic(port);
  273. }
  274. static int sh_serial_getc(void)
  275. {
  276. struct uart_port *port = &sh_sci;
  277. int ch;
  278. while (1) {
  279. ch = sh_serial_getc_generic(port);
  280. if (ch != -EAGAIN)
  281. break;
  282. }
  283. return ch;
  284. }
  285. static struct serial_device sh_serial_drv = {
  286. .name = "sh_serial",
  287. .start = sh_serial_init,
  288. .stop = NULL,
  289. .setbrg = sh_serial_setbrg,
  290. .putc = sh_serial_putc,
  291. .puts = default_serial_puts,
  292. .getc = sh_serial_getc,
  293. .tstc = sh_serial_tstc,
  294. };
  295. void sh_serial_initialize(void)
  296. {
  297. serial_register(&sh_serial_drv);
  298. }
  299. __weak struct serial_device *default_serial_console(void)
  300. {
  301. return &sh_serial_drv;
  302. }
  303. #endif /* CONFIG_DM_SERIAL */