serial_mxc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <errno.h>
  9. #include <watchdog.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/clock.h>
  12. #include <dm/platform_data/serial_mxc.h>
  13. #include <serial.h>
  14. #include <linux/compiler.h>
  15. /* UART Control Register Bit Fields.*/
  16. #define URXD_CHARRDY (1<<15)
  17. #define URXD_ERR (1<<14)
  18. #define URXD_OVRRUN (1<<13)
  19. #define URXD_FRMERR (1<<12)
  20. #define URXD_BRK (1<<11)
  21. #define URXD_PRERR (1<<10)
  22. #define URXD_RX_DATA (0xFF)
  23. #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
  24. #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
  25. #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
  26. #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
  27. #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
  28. #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
  29. #define UCR1_IREN (1<<7) /* Infrared interface enable */
  30. #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
  31. #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
  32. #define UCR1_SNDBRK (1<<4) /* Send break */
  33. #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
  34. #define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */
  35. #define UCR1_DOZE (1<<1) /* Doze */
  36. #define UCR1_UARTEN (1<<0) /* UART enabled */
  37. #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
  38. #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
  39. #define UCR2_CTSC (1<<13) /* CTS pin control */
  40. #define UCR2_CTS (1<<12) /* Clear to send */
  41. #define UCR2_ESCEN (1<<11) /* Escape enable */
  42. #define UCR2_PREN (1<<8) /* Parity enable */
  43. #define UCR2_PROE (1<<7) /* Parity odd/even */
  44. #define UCR2_STPB (1<<6) /* Stop */
  45. #define UCR2_WS (1<<5) /* Word size */
  46. #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
  47. #define UCR2_TXEN (1<<2) /* Transmitter enabled */
  48. #define UCR2_RXEN (1<<1) /* Receiver enabled */
  49. #define UCR2_SRST (1<<0) /* SW reset */
  50. #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
  51. #define UCR3_PARERREN (1<<12) /* Parity enable */
  52. #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
  53. #define UCR3_DSR (1<<10) /* Data set ready */
  54. #define UCR3_DCD (1<<9) /* Data carrier detect */
  55. #define UCR3_RI (1<<8) /* Ring indicator */
  56. #define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
  57. #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
  58. #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
  59. #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
  60. #define UCR3_REF25 (1<<3) /* Ref freq 25 MHz */
  61. #define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz */
  62. #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
  63. #define UCR3_BPEN (1<<0) /* Preset registers enable */
  64. #define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */
  65. #define UCR4_INVR (1<<9) /* Inverted infrared reception */
  66. #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
  67. #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
  68. #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
  69. #define UCR4_IRSC (1<<5) /* IR special case */
  70. #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
  71. #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
  72. #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
  73. #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
  74. #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
  75. #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
  76. #define UFCR_RFDIV_SHF 7 /* Reference freq divider shift */
  77. #define RFDIV 4 /* divide input clock by 2 */
  78. #define UFCR_DCEDTE (1<<6) /* DTE mode select */
  79. #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
  80. #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
  81. #define USR1_RTSS (1<<14) /* RTS pin status */
  82. #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
  83. #define USR1_RTSD (1<<12) /* RTS delta */
  84. #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
  85. #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
  86. #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
  87. #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
  88. #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
  89. #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
  90. #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
  91. #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
  92. #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
  93. #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
  94. #define USR2_IDLE (1<<12) /* Idle condition */
  95. #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
  96. #define USR2_WAKE (1<<7) /* Wake */
  97. #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
  98. #define USR2_TXDC (1<<3) /* Transmitter complete */
  99. #define USR2_BRCD (1<<2) /* Break condition */
  100. #define USR2_ORE (1<<1) /* Overrun error */
  101. #define USR2_RDR (1<<0) /* Recv data ready */
  102. #define UTS_FRCPERR (1<<13) /* Force parity error */
  103. #define UTS_LOOP (1<<12) /* Loop tx and rx */
  104. #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
  105. #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
  106. #define UTS_TXFULL (1<<4) /* TxFIFO full */
  107. #define UTS_RXFULL (1<<3) /* RxFIFO full */
  108. #define UTS_SOFTRS (1<<0) /* Software reset */
  109. #define TXTL 2 /* reset default */
  110. #define RXTL 1 /* reset default */
  111. DECLARE_GLOBAL_DATA_PTR;
  112. struct mxc_uart {
  113. u32 rxd;
  114. u32 spare0[15];
  115. u32 txd;
  116. u32 spare1[15];
  117. u32 cr1;
  118. u32 cr2;
  119. u32 cr3;
  120. u32 cr4;
  121. u32 fcr;
  122. u32 sr1;
  123. u32 sr2;
  124. u32 esc;
  125. u32 tim;
  126. u32 bir;
  127. u32 bmr;
  128. u32 brc;
  129. u32 onems;
  130. u32 ts;
  131. };
  132. static void _mxc_serial_init(struct mxc_uart *base)
  133. {
  134. writel(0, &base->cr1);
  135. writel(0, &base->cr2);
  136. while (!(readl(&base->cr2) & UCR2_SRST));
  137. writel(0x704 | UCR3_ADNIMP, &base->cr3);
  138. writel(0x8000, &base->cr4);
  139. writel(0x2b, &base->esc);
  140. writel(0, &base->tim);
  141. writel(0, &base->ts);
  142. }
  143. static void _mxc_serial_setbrg(struct mxc_uart *base, unsigned long clk,
  144. unsigned long baudrate, bool use_dte)
  145. {
  146. u32 tmp;
  147. tmp = RFDIV << UFCR_RFDIV_SHF;
  148. if (use_dte)
  149. tmp |= UFCR_DCEDTE;
  150. else
  151. tmp |= (TXTL << UFCR_TXTL_SHF) | (RXTL << UFCR_RXTL_SHF);
  152. writel(tmp, &base->fcr);
  153. writel(0xf, &base->bir);
  154. writel(clk / (2 * baudrate), &base->bmr);
  155. writel(UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST,
  156. &base->cr2);
  157. writel(UCR1_UARTEN, &base->cr1);
  158. }
  159. #ifndef CONFIG_DM_SERIAL
  160. #ifndef CONFIG_MXC_UART_BASE
  161. #error "define CONFIG_MXC_UART_BASE to use the MXC UART driver"
  162. #endif
  163. #define mxc_base ((struct mxc_uart *)CONFIG_MXC_UART_BASE)
  164. static void mxc_serial_setbrg(void)
  165. {
  166. u32 clk = imx_get_uartclk();
  167. if (!gd->baudrate)
  168. gd->baudrate = CONFIG_BAUDRATE;
  169. _mxc_serial_setbrg(mxc_base, clk, gd->baudrate, false);
  170. }
  171. static int mxc_serial_getc(void)
  172. {
  173. while (readl(&mxc_base->ts) & UTS_RXEMPTY)
  174. WATCHDOG_RESET();
  175. return (readl(&mxc_base->rxd) & URXD_RX_DATA); /* mask out status from upper word */
  176. }
  177. static void mxc_serial_putc(const char c)
  178. {
  179. /* If \n, also do \r */
  180. if (c == '\n')
  181. serial_putc('\r');
  182. writel(c, &mxc_base->txd);
  183. /* wait for transmitter to be ready */
  184. while (!(readl(&mxc_base->ts) & UTS_TXEMPTY))
  185. WATCHDOG_RESET();
  186. }
  187. /* Test whether a character is in the RX buffer */
  188. static int mxc_serial_tstc(void)
  189. {
  190. /* If receive fifo is empty, return false */
  191. if (readl(&mxc_base->ts) & UTS_RXEMPTY)
  192. return 0;
  193. return 1;
  194. }
  195. /*
  196. * Initialise the serial port with the given baudrate. The settings
  197. * are always 8 data bits, no parity, 1 stop bit, no start bits.
  198. */
  199. static int mxc_serial_init(void)
  200. {
  201. _mxc_serial_init(mxc_base);
  202. serial_setbrg();
  203. return 0;
  204. }
  205. static struct serial_device mxc_serial_drv = {
  206. .name = "mxc_serial",
  207. .start = mxc_serial_init,
  208. .stop = NULL,
  209. .setbrg = mxc_serial_setbrg,
  210. .putc = mxc_serial_putc,
  211. .puts = default_serial_puts,
  212. .getc = mxc_serial_getc,
  213. .tstc = mxc_serial_tstc,
  214. };
  215. void mxc_serial_initialize(void)
  216. {
  217. serial_register(&mxc_serial_drv);
  218. }
  219. __weak struct serial_device *default_serial_console(void)
  220. {
  221. return &mxc_serial_drv;
  222. }
  223. #endif
  224. #ifdef CONFIG_DM_SERIAL
  225. int mxc_serial_setbrg(struct udevice *dev, int baudrate)
  226. {
  227. struct mxc_serial_platdata *plat = dev->platdata;
  228. u32 clk = imx_get_uartclk();
  229. _mxc_serial_setbrg(plat->reg, clk, baudrate, plat->use_dte);
  230. return 0;
  231. }
  232. static int mxc_serial_probe(struct udevice *dev)
  233. {
  234. struct mxc_serial_platdata *plat = dev->platdata;
  235. _mxc_serial_init(plat->reg);
  236. return 0;
  237. }
  238. static int mxc_serial_getc(struct udevice *dev)
  239. {
  240. struct mxc_serial_platdata *plat = dev->platdata;
  241. struct mxc_uart *const uart = plat->reg;
  242. if (readl(&uart->ts) & UTS_RXEMPTY)
  243. return -EAGAIN;
  244. return readl(&uart->rxd) & URXD_RX_DATA;
  245. }
  246. static int mxc_serial_putc(struct udevice *dev, const char ch)
  247. {
  248. struct mxc_serial_platdata *plat = dev->platdata;
  249. struct mxc_uart *const uart = plat->reg;
  250. if (!(readl(&uart->ts) & UTS_TXEMPTY))
  251. return -EAGAIN;
  252. writel(ch, &uart->txd);
  253. return 0;
  254. }
  255. static int mxc_serial_pending(struct udevice *dev, bool input)
  256. {
  257. struct mxc_serial_platdata *plat = dev->platdata;
  258. struct mxc_uart *const uart = plat->reg;
  259. uint32_t sr2 = readl(&uart->sr2);
  260. if (input)
  261. return sr2 & USR2_RDR ? 1 : 0;
  262. else
  263. return sr2 & USR2_TXDC ? 0 : 1;
  264. }
  265. static const struct dm_serial_ops mxc_serial_ops = {
  266. .putc = mxc_serial_putc,
  267. .pending = mxc_serial_pending,
  268. .getc = mxc_serial_getc,
  269. .setbrg = mxc_serial_setbrg,
  270. };
  271. #if CONFIG_IS_ENABLED(OF_CONTROL)
  272. static int mxc_serial_ofdata_to_platdata(struct udevice *dev)
  273. {
  274. struct mxc_serial_platdata *plat = dev->platdata;
  275. fdt_addr_t addr;
  276. addr = devfdt_get_addr(dev);
  277. if (addr == FDT_ADDR_T_NONE)
  278. return -EINVAL;
  279. plat->reg = (struct mxc_uart *)addr;
  280. plat->use_dte = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
  281. "fsl,dte-mode");
  282. return 0;
  283. }
  284. static const struct udevice_id mxc_serial_ids[] = {
  285. { .compatible = "fsl,imx6ul-uart" },
  286. { .compatible = "fsl,imx7d-uart" },
  287. { }
  288. };
  289. #endif
  290. U_BOOT_DRIVER(serial_mxc) = {
  291. .name = "serial_mxc",
  292. .id = UCLASS_SERIAL,
  293. #if CONFIG_IS_ENABLED(OF_CONTROL)
  294. .of_match = mxc_serial_ids,
  295. .ofdata_to_platdata = mxc_serial_ofdata_to_platdata,
  296. .platdata_auto_alloc_size = sizeof(struct mxc_serial_platdata),
  297. #endif
  298. .probe = mxc_serial_probe,
  299. .ops = &mxc_serial_ops,
  300. .flags = DM_FLAG_PRE_RELOC,
  301. };
  302. #endif
  303. #ifdef CONFIG_DEBUG_UART_MXC
  304. #include <debug_uart.h>
  305. static inline void _debug_uart_init(void)
  306. {
  307. struct mxc_uart *base = (struct mxc_uart *)CONFIG_DEBUG_UART_BASE;
  308. _mxc_serial_init(base);
  309. _mxc_serial_setbrg(base, CONFIG_DEBUG_UART_CLOCK,
  310. CONFIG_BAUDRATE, false);
  311. }
  312. static inline void _debug_uart_putc(int ch)
  313. {
  314. struct mxc_uart *base = (struct mxc_uart *)CONFIG_DEBUG_UART_BASE;
  315. while (!(readl(&base->ts) & UTS_TXEMPTY))
  316. WATCHDOG_RESET();
  317. writel(ch, &base->txd);
  318. }
  319. DEBUG_UART_FUNCS
  320. #endif