comphy_hpipe.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. /*
  2. * Copyright (C) 2015-2016 Marvell International Ltd.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _COMPHY_HPIPE_H_
  7. #define _COMPHY_HPIPE_H_
  8. /* SerDes IP register */
  9. #define SD_EXTERNAL_CONFIG0_REG 0
  10. #define SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET 1
  11. #define SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK \
  12. (1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET)
  13. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET 3
  14. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK \
  15. (0xf << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET)
  16. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET 7
  17. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK \
  18. (0xf << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET)
  19. #define SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET 11
  20. #define SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK \
  21. (1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET)
  22. #define SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET 12
  23. #define SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK \
  24. (1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET)
  25. #define SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET 14
  26. #define SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK \
  27. (1 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET)
  28. #define SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET 15
  29. #define SD_EXTERNAL_CONFIG0_MEDIA_MODE_MASK \
  30. (0x1 << SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET)
  31. #define SD_EXTERNAL_CONFIG1_REG 0x4
  32. #define SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET 3
  33. #define SD_EXTERNAL_CONFIG1_RESET_IN_MASK \
  34. (0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET)
  35. #define SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET 4
  36. #define SD_EXTERNAL_CONFIG1_RX_INIT_MASK \
  37. (0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET)
  38. #define SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET 5
  39. #define SD_EXTERNAL_CONFIG1_RESET_CORE_MASK \
  40. (0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET)
  41. #define SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET 6
  42. #define SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK \
  43. (0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET)
  44. #define SD_EXTERNAL_CONFIG2_REG 0x8
  45. #define SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET 4
  46. #define SD_EXTERNAL_CONFIG2_PIN_DFE_EN_MASK \
  47. (0x1 << SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET)
  48. #define SD_EXTERNAL_CONFIG2_SSC_ENABLE_OFFSET 7
  49. #define SD_EXTERNAL_CONFIG2_SSC_ENABLE_MASK \
  50. (0x1 << SD_EXTERNAL_CONFIG2_SSC_ENABLE_OFFSET)
  51. #define SD_EXTERNAL_STATUS0_REG 0x18
  52. #define SD_EXTERNAL_STATUS0_PLL_TX_OFFSET 2
  53. #define SD_EXTERNAL_STATUS0_PLL_TX_MASK \
  54. (0x1 << SD_EXTERNAL_STATUS0_PLL_TX_OFFSET)
  55. #define SD_EXTERNAL_STATUS0_PLL_RX_OFFSET 3
  56. #define SD_EXTERNAL_STATUS0_PLL_RX_MASK \
  57. (0x1 << SD_EXTERNAL_STATUS0_PLL_RX_OFFSET)
  58. #define SD_EXTERNAL_STATUS0_RX_INIT_OFFSET 4
  59. #define SD_EXTERNAL_STATUS0_RX_INIT_MASK \
  60. (0x1 << SD_EXTERNAL_STATUS0_RX_INIT_OFFSET)
  61. #define SD_EXTERNAL_STATUS0_RF_RESET_IN_OFFSET 6
  62. #define SD_EXTERNAL_STATUS0_RF_RESET_IN_MASK \
  63. (0x1 << SD_EXTERNAL_STATUS0_RF_RESET_IN_OFFSET)
  64. /* HPIPE register */
  65. #define HPIPE_PWR_PLL_REG 0x4
  66. #define HPIPE_PWR_PLL_REF_FREQ_OFFSET 0
  67. #define HPIPE_PWR_PLL_REF_FREQ_MASK \
  68. (0x1f << HPIPE_PWR_PLL_REF_FREQ_OFFSET)
  69. #define HPIPE_PWR_PLL_PHY_MODE_OFFSET 5
  70. #define HPIPE_PWR_PLL_PHY_MODE_MASK \
  71. (0x7 << HPIPE_PWR_PLL_PHY_MODE_OFFSET)
  72. #define HPIPE_KVCO_CALIB_CTRL_REG 0x8
  73. #define HPIPE_KVCO_CALIB_CTRL_MAX_PLL_OFFSET 12
  74. #define HPIPE_KVCO_CALIB_CTRL_MAX_PLL_MASK \
  75. (0x1 << HPIPE_KVCO_CALIB_CTRL_MAX_PLL_OFFSET)
  76. #define HPIPE_CAL_REG1_REG 0xc
  77. #define HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET 10
  78. #define HPIPE_CAL_REG_1_EXT_TXIMP_MASK \
  79. (0x1f << HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET)
  80. #define HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET 15
  81. #define HPIPE_CAL_REG_1_EXT_TXIMP_EN_MASK \
  82. (0x1 << HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET)
  83. #define HPIPE_SQUELCH_FFE_SETTING_REG 0x018
  84. #define HPIPE_DFE_REG0 0x01C
  85. #define HPIPE_DFE_RES_FORCE_OFFSET 15
  86. #define HPIPE_DFE_RES_FORCE_MASK \
  87. (0x1 << HPIPE_DFE_RES_FORCE_OFFSET)
  88. #define HPIPE_DFE_F3_F5_REG 0x028
  89. #define HPIPE_DFE_F3_F5_DFE_EN_OFFSET 14
  90. #define HPIPE_DFE_F3_F5_DFE_EN_MASK \
  91. (0x1 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET)
  92. #define HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET 15
  93. #define HPIPE_DFE_F3_F5_DFE_CTRL_MASK \
  94. (0x1 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET)
  95. #define HPIPE_G1_SET_0_REG 0x034
  96. #define HPIPE_G1_SET_0_G1_TX_AMP_OFFSET 1
  97. #define HPIPE_G1_SET_0_G1_TX_AMP_MASK \
  98. (0x1f << HPIPE_G1_SET_0_G1_TX_AMP_OFFSET)
  99. #define HPIPE_G1_SET_0_G1_TX_AMP_ADJ_OFFSET 6
  100. #define HPIPE_G1_SET_0_G1_TX_AMP_ADJ_MASK \
  101. (0x1 << HPIPE_G1_SET_0_G1_TX_AMP_ADJ_OFFSET)
  102. #define HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET 7
  103. #define HPIPE_G1_SET_0_G1_TX_EMPH1_MASK \
  104. (0xf << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET)
  105. #define HPIPE_G1_SET_0_G1_TX_EMPH1_EN_OFFSET 11
  106. #define HPIPE_G1_SET_0_G1_TX_EMPH1_EN_MASK \
  107. (0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_EN_OFFSET)
  108. #define HPIPE_G1_SET_1_REG 0x038
  109. #define HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET 0
  110. #define HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK \
  111. (0x7 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET)
  112. #define HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET 3
  113. #define HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK \
  114. (0x7 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET)
  115. #define HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET 6
  116. #define HPIPE_G1_SET_1_G1_RX_SELMUFI_MASK \
  117. (0x3 << HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET)
  118. #define HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET 8
  119. #define HPIPE_G1_SET_1_G1_RX_SELMUFF_MASK \
  120. (0x3 << HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET)
  121. #define HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET 10
  122. #define HPIPE_G1_SET_1_G1_RX_DFE_EN_MASK \
  123. (0x1 << HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET)
  124. #define HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET 11
  125. #define HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_MASK \
  126. (0x3 << HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET)
  127. #define HPIPE_G2_SET_0_REG 0x3c
  128. #define HPIPE_G2_SET_0_G2_TX_AMP_OFFSET 1
  129. #define HPIPE_G2_SET_0_G2_TX_AMP_MASK \
  130. (0x1f << HPIPE_G2_SET_0_G2_TX_AMP_OFFSET)
  131. #define HPIPE_G2_SET_0_G2_TX_AMP_ADJ_OFFSET 6
  132. #define HPIPE_G2_SET_0_G2_TX_AMP_ADJ_MASK \
  133. (0x1 << HPIPE_G2_SET_0_G2_TX_AMP_ADJ_OFFSET)
  134. #define HPIPE_G2_SET_0_G2_TX_EMPH1_OFFSET 7
  135. #define HPIPE_G2_SET_0_G2_TX_EMPH1_MASK \
  136. (0xf << HPIPE_G2_SET_0_G2_TX_EMPH1_OFFSET)
  137. #define HPIPE_G2_SET_0_G2_TX_EMPH1_EN_OFFSET 11
  138. #define HPIPE_G2_SET_0_G2_TX_EMPH1_EN_MASK \
  139. (0x1 << HPIPE_G2_SET_0_G2_TX_EMPH1_EN_OFFSET)
  140. #define HPIPE_G2_SET_1_REG 0x040
  141. #define HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET 0
  142. #define HPIPE_G2_SET_1_G2_RX_SELMUPI_MASK \
  143. (0x7 << HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET)
  144. #define HPIPE_G2_SET_1_G2_RX_SELMUPP_OFFSET 3
  145. #define HPIPE_G2_SET_1_G2_RX_SELMUPP_MASK \
  146. (0x7 << HPIPE_G2_SET_1_G2_RX_SELMUPP_OFFSET)
  147. #define HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET 6
  148. #define HPIPE_G2_SET_1_G2_RX_SELMUFI_MASK \
  149. (0x3 << HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET)
  150. #define HPIPE_G2_SET_1_G2_RX_SELMUFF_OFFSET 8
  151. #define HPIPE_G2_SET_1_G2_RX_SELMUFF_MASK \
  152. (0x3 << HPIPE_G2_SET_1_G2_RX_SELMUFF_OFFSET)
  153. #define HPIPE_G2_SET_1_G2_RX_DFE_EN_OFFSET 10
  154. #define HPIPE_G2_SET_1_G2_RX_DFE_EN_MASK \
  155. (0x1 << HPIPE_G2_SET_1_G2_RX_DFE_EN_OFFSET)
  156. #define HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_OFFSET 11
  157. #define HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_MASK \
  158. (0x3 << HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_OFFSET)
  159. #define HPIPE_G3_SET_0_REG 0x44
  160. #define HPIPE_G3_SET_0_G3_TX_AMP_OFFSET 1
  161. #define HPIPE_G3_SET_0_G3_TX_AMP_MASK \
  162. (0x1f << HPIPE_G3_SET_0_G3_TX_AMP_OFFSET)
  163. #define HPIPE_G3_SET_0_G3_TX_AMP_ADJ_OFFSET 6
  164. #define HPIPE_G3_SET_0_G3_TX_AMP_ADJ_MASK \
  165. (0x1 << HPIPE_G3_SET_0_G3_TX_AMP_ADJ_OFFSET)
  166. #define HPIPE_G3_SET_0_G3_TX_EMPH1_OFFSET 7
  167. #define HPIPE_G3_SET_0_G3_TX_EMPH1_MASK \
  168. (0xf << HPIPE_G3_SET_0_G3_TX_EMPH1_OFFSET)
  169. #define HPIPE_G3_SET_0_G3_TX_EMPH1_EN_OFFSET 11
  170. #define HPIPE_G3_SET_0_G3_TX_EMPH1_EN_MASK \
  171. (0x1 << HPIPE_G3_SET_0_G3_TX_EMPH1_EN_OFFSET)
  172. #define HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_OFFSET 12
  173. #define HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_MASK \
  174. (0x7 << HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_OFFSET)
  175. #define HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_OFFSET 15
  176. #define HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_MASK \
  177. (0x1 << HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_OFFSET)
  178. #define HPIPE_G3_SET_1_REG 0x048
  179. #define HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET 0
  180. #define HPIPE_G3_SET_1_G3_RX_SELMUPI_MASK \
  181. (0x7 << HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET)
  182. #define HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET 3
  183. #define HPIPE_G3_SET_1_G3_RX_SELMUPF_MASK \
  184. (0x7 << HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET)
  185. #define HPIPE_G3_SET_1_G3_RX_SELMUFI_OFFSET 6
  186. #define HPIPE_G3_SET_1_G3_RX_SELMUFI_MASK \
  187. (0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFI_OFFSET)
  188. #define HPIPE_G3_SET_1_G3_RX_SELMUFF_OFFSET 8
  189. #define HPIPE_G3_SET_1_G3_RX_SELMUFF_MASK \
  190. (0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFF_OFFSET)
  191. #define HPIPE_G3_SET_1_G3_RX_DFE_EN_OFFSET 10
  192. #define HPIPE_G3_SET_1_G3_RX_DFE_EN_MASK \
  193. (0x1 << HPIPE_G3_SET_1_G3_RX_DFE_EN_OFFSET)
  194. #define HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_OFFSET 11
  195. #define HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_MASK \
  196. (0x3 << HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_OFFSET)
  197. #define HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET 13
  198. #define HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_MASK \
  199. (0x1 << HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET)
  200. #define HPIPE_LOOPBACK_REG 0x08c
  201. #define HPIPE_LOOPBACK_SEL_OFFSET 1
  202. #define HPIPE_LOOPBACK_SEL_MASK \
  203. (0x7 << HPIPE_LOOPBACK_SEL_OFFSET)
  204. #define HPIPE_SYNC_PATTERN_REG 0x090
  205. #define HPIPE_INTERFACE_REG 0x94
  206. #define HPIPE_INTERFACE_GEN_MAX_OFFSET 10
  207. #define HPIPE_INTERFACE_GEN_MAX_MASK \
  208. (0x3 << HPIPE_INTERFACE_GEN_MAX_OFFSET)
  209. #define HPIPE_INTERFACE_DET_BYPASS_OFFSET 12
  210. #define HPIPE_INTERFACE_DET_BYPASS_MASK \
  211. (0x1 << HPIPE_INTERFACE_DET_BYPASS_OFFSET)
  212. #define HPIPE_INTERFACE_LINK_TRAIN_OFFSET 14
  213. #define HPIPE_INTERFACE_LINK_TRAIN_MASK \
  214. (0x1 << HPIPE_INTERFACE_LINK_TRAIN_OFFSET)
  215. #define HPIPE_ISOLATE_MODE_REG 0x98
  216. #define HPIPE_ISOLATE_MODE_GEN_RX_OFFSET 0
  217. #define HPIPE_ISOLATE_MODE_GEN_RX_MASK \
  218. (0xf << HPIPE_ISOLATE_MODE_GEN_RX_OFFSET)
  219. #define HPIPE_ISOLATE_MODE_GEN_TX_OFFSET 4
  220. #define HPIPE_ISOLATE_MODE_GEN_TX_MASK \
  221. (0xf << HPIPE_ISOLATE_MODE_GEN_TX_OFFSET)
  222. #define HPIPE_G1_SET_2_REG 0xf4
  223. #define HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET 0
  224. #define HPIPE_G1_SET_2_G1_TX_EMPH0_MASK \
  225. (0xf << HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET)
  226. #define HPIPE_G1_SET_2_G1_TX_EMPH0_EN_OFFSET 4
  227. #define HPIPE_G1_SET_2_G1_TX_EMPH0_EN_MASK \
  228. (0x1 << HPIPE_G1_SET_2_G1_TX_EMPH0_MASK)
  229. #define HPIPE_VTHIMPCAL_CTRL_REG 0x104
  230. #define HPIPE_VDD_CAL_CTRL_REG 0x114
  231. #define HPIPE_EXT_SELLV_RXSAMPL_OFFSET 5
  232. #define HPIPE_EXT_SELLV_RXSAMPL_MASK \
  233. (0x1f << HPIPE_EXT_SELLV_RXSAMPL_OFFSET)
  234. #define HPIPE_VDD_CAL_0_REG 0x108
  235. #define HPIPE_CAL_VDD_CONT_MODE_OFFSET 15
  236. #define HPIPE_CAL_VDD_CONT_MODE_MASK \
  237. (0x1 << HPIPE_CAL_VDD_CONT_MODE_OFFSET)
  238. #define HPIPE_PCIE_REG0 0x120
  239. #define HPIPE_PCIE_IDLE_SYNC_OFFSET 12
  240. #define HPIPE_PCIE_IDLE_SYNC_MASK \
  241. (0x1 << HPIPE_PCIE_IDLE_SYNC_OFFSET)
  242. #define HPIPE_PCIE_SEL_BITS_OFFSET 13
  243. #define HPIPE_PCIE_SEL_BITS_MASK \
  244. (0x3 << HPIPE_PCIE_SEL_BITS_OFFSET)
  245. #define HPIPE_LANE_ALIGN_REG 0x124
  246. #define HPIPE_LANE_ALIGN_OFF_OFFSET 12
  247. #define HPIPE_LANE_ALIGN_OFF_MASK \
  248. (0x1 << HPIPE_LANE_ALIGN_OFF_OFFSET)
  249. #define HPIPE_MISC_REG 0x13C
  250. #define HPIPE_MISC_CLK100M_125M_OFFSET 4
  251. #define HPIPE_MISC_CLK100M_125M_MASK \
  252. (0x1 << HPIPE_MISC_CLK100M_125M_OFFSET)
  253. #define HPIPE_MISC_ICP_FORCE_OFFSET 5
  254. #define HPIPE_MISC_ICP_FORCE_MASK \
  255. (0x1 << HPIPE_MISC_ICP_FORCE_OFFSET)
  256. #define HPIPE_MISC_TXDCLK_2X_OFFSET 6
  257. #define HPIPE_MISC_TXDCLK_2X_MASK \
  258. (0x1 << HPIPE_MISC_TXDCLK_2X_OFFSET)
  259. #define HPIPE_MISC_CLK500_EN_OFFSET 7
  260. #define HPIPE_MISC_CLK500_EN_MASK \
  261. (0x1 << HPIPE_MISC_CLK500_EN_OFFSET)
  262. #define HPIPE_MISC_REFCLK_SEL_OFFSET 10
  263. #define HPIPE_MISC_REFCLK_SEL_MASK \
  264. (0x1 << HPIPE_MISC_REFCLK_SEL_OFFSET)
  265. #define HPIPE_RX_CONTROL_1_REG 0x140
  266. #define HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET 11
  267. #define HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK \
  268. (0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET)
  269. #define HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET 12
  270. #define HPIPE_RX_CONTROL_1_CLK8T_EN_MASK \
  271. (0x1 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET)
  272. #define HPIPE_PWR_CTR_REG 0x148
  273. #define HPIPE_PWR_CTR_RST_DFE_OFFSET 0
  274. #define HPIPE_PWR_CTR_RST_DFE_MASK \
  275. (0x1 << HPIPE_PWR_CTR_RST_DFE_OFFSET)
  276. #define HPIPE_PWR_CTR_SFT_RST_OFFSET 10
  277. #define HPIPE_PWR_CTR_SFT_RST_MASK \
  278. (0x1 << HPIPE_PWR_CTR_SFT_RST_OFFSET)
  279. #define HPIPE_SPD_DIV_FORCE_REG 0x154
  280. #define HPIPE_TXDIGCK_DIV_FORCE_OFFSET 7
  281. #define HPIPE_TXDIGCK_DIV_FORCE_MASK \
  282. (0x1 << HPIPE_TXDIGCK_DIV_FORCE_OFFSET)
  283. #define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_OFFSET 8
  284. #define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_MASK \
  285. (0x3 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_OFFSET)
  286. #define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_OFFSET 10
  287. #define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_MASK \
  288. (0x1 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_OFFSET)
  289. #define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_OFFSET 13
  290. #define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_MASK \
  291. (0x3 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_OFFSET)
  292. #define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_OFFSET 15
  293. #define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_MASK \
  294. (0x1 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_OFFSET)
  295. #define HPIPE_PLLINTP_REG1 0x150
  296. #define HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG 0x16C
  297. #define HPIPE_RX_SAMPLER_OS_GAIN_OFFSET 6
  298. #define HPIPE_RX_SAMPLER_OS_GAIN_MASK \
  299. (0x3 << HPIPE_RX_SAMPLER_OS_GAIN_OFFSET)
  300. #define HPIPE_SMAPLER_OFFSET 12
  301. #define HPIPE_SMAPLER_MASK \
  302. (0x1 << HPIPE_SMAPLER_OFFSET)
  303. #define HPIPE_TX_REG1_REG 0x174
  304. #define HPIPE_TX_REG1_TX_EMPH_RES_OFFSET 5
  305. #define HPIPE_TX_REG1_TX_EMPH_RES_MASK \
  306. (0x3 << HPIPE_TX_REG1_TX_EMPH_RES_OFFSET)
  307. #define HPIPE_TX_REG1_SLC_EN_OFFSET 10
  308. #define HPIPE_TX_REG1_SLC_EN_MASK \
  309. (0x3f << HPIPE_TX_REG1_SLC_EN_OFFSET)
  310. #define HPIPE_PWR_CTR_DTL_REG 0x184
  311. #define HPIPE_PWR_CTR_DTL_SQ_DET_EN_OFFSET 0
  312. #define HPIPE_PWR_CTR_DTL_SQ_DET_EN_MASK \
  313. (0x1 << HPIPE_PWR_CTR_DTL_SQ_DET_EN_OFFSET)
  314. #define HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_OFFSET 1
  315. #define HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_MASK \
  316. (0x1 << HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_OFFSET)
  317. #define HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET 2
  318. #define HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK \
  319. (0x1 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET)
  320. #define HPIPE_PWR_CTR_DTL_CLAMPING_SEL_OFFSET 4
  321. #define HPIPE_PWR_CTR_DTL_CLAMPING_SEL_MASK \
  322. (0x7 << HPIPE_PWR_CTR_DTL_CLAMPING_SEL_OFFSET)
  323. #define HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_OFFSET 10
  324. #define HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_MASK \
  325. (0x1 << HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_OFFSET)
  326. #define HPIPE_PWR_CTR_DTL_CLK_MODE_OFFSET 12
  327. #define HPIPE_PWR_CTR_DTL_CLK_MODE_MASK \
  328. (0x3 << HPIPE_PWR_CTR_DTL_CLK_MODE_OFFSET)
  329. #define HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_OFFSET 14
  330. #define HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_MASK \
  331. (1 << HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_OFFSET)
  332. #define HPIPE_PHASE_CONTROL_REG 0x188
  333. #define HPIPE_OS_PH_OFFSET_OFFSET 0
  334. #define HPIPE_OS_PH_OFFSET_MASK \
  335. (0x7f << HPIPE_OS_PH_OFFSET_OFFSET)
  336. #define HPIPE_OS_PH_OFFSET_FORCE_OFFSET 7
  337. #define HPIPE_OS_PH_OFFSET_FORCE_MASK \
  338. (0x1 << HPIPE_OS_PH_OFFSET_FORCE_OFFSET)
  339. #define HPIPE_OS_PH_VALID_OFFSET 8
  340. #define HPIPE_OS_PH_VALID_MASK \
  341. (0x1 << HPIPE_OS_PH_VALID_OFFSET)
  342. #define HPIPE_FRAME_DETECT_CTRL_0_REG 0x214
  343. #define HPIPE_TRAIN_PAT_NUM_OFFSET 0x7
  344. #define HPIPE_TRAIN_PAT_NUM_MASK \
  345. (0x1FF << HPIPE_TRAIN_PAT_NUM_OFFSET)
  346. #define HPIPE_FRAME_DETECT_CTRL_3_REG 0x220
  347. #define HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_OFFSET 12
  348. #define HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_MASK \
  349. (0x1 << HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_OFFSET)
  350. #define HPIPE_DME_REG 0x228
  351. #define HPIPE_DME_ETHERNET_MODE_OFFSET 7
  352. #define HPIPE_DME_ETHERNET_MODE_MASK \
  353. (0x1 << HPIPE_DME_ETHERNET_MODE_OFFSET)
  354. #define HPIPE_TX_TRAIN_CTRL_0_REG 0x268
  355. #define HPIPE_TX_TRAIN_P2P_HOLD_OFFSET 15
  356. #define HPIPE_TX_TRAIN_P2P_HOLD_MASK \
  357. (0x1 << HPIPE_TX_TRAIN_P2P_HOLD_OFFSET)
  358. #define HPIPE_TX_TRAIN_CTRL_REG 0x26C
  359. #define HPIPE_TX_TRAIN_CTRL_G1_OFFSET 0
  360. #define HPIPE_TX_TRAIN_CTRL_G1_MASK \
  361. (0x1 << HPIPE_TX_TRAIN_CTRL_G1_OFFSET)
  362. #define HPIPE_TX_TRAIN_CTRL_GN1_OFFSET 1
  363. #define HPIPE_TX_TRAIN_CTRL_GN1_MASK \
  364. (0x1 << HPIPE_TX_TRAIN_CTRL_GN1_OFFSET)
  365. #define HPIPE_TX_TRAIN_CTRL_G0_OFFSET 2
  366. #define HPIPE_TX_TRAIN_CTRL_G0_MASK \
  367. (0x1 << HPIPE_TX_TRAIN_CTRL_G0_OFFSET)
  368. #define HPIPE_TX_TRAIN_CTRL_4_REG 0x278
  369. #define HPIPE_TRX_TRAIN_TIMER_OFFSET 0
  370. #define HPIPE_TRX_TRAIN_TIMER_MASK \
  371. (0x3FF << HPIPE_TRX_TRAIN_TIMER_OFFSET)
  372. #define HPIPE_PCIE_REG1 0x288
  373. #define HPIPE_PCIE_REG3 0x290
  374. #define HPIPE_TX_TRAIN_CTRL_5_REG 0x2A4
  375. #define HPIPE_RX_TRAIN_TIMER_OFFSET 0
  376. #define HPIPE_RX_TRAIN_TIMER_MASK \
  377. (0x3ff << HPIPE_RX_TRAIN_TIMER_OFFSET)
  378. #define HPIPE_TX_TRAIN_START_SQ_EN_OFFSET 11
  379. #define HPIPE_TX_TRAIN_START_SQ_EN_MASK \
  380. (0x1 << HPIPE_TX_TRAIN_START_SQ_EN_OFFSET)
  381. #define HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET 12
  382. #define HPIPE_TX_TRAIN_START_FRM_DET_EN_MASK \
  383. (0x1 << HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET)
  384. #define HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET 13
  385. #define HPIPE_TX_TRAIN_START_FRM_LOCK_EN_MASK \
  386. (0x1 << HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET)
  387. #define HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET 14
  388. #define HPIPE_TX_TRAIN_WAIT_TIME_EN_MASK \
  389. (0x1 << HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET)
  390. #define HPIPE_TX_TRAIN_REG 0x31C
  391. #define HPIPE_TX_TRAIN_CHK_INIT_OFFSET 4
  392. #define HPIPE_TX_TRAIN_CHK_INIT_MASK \
  393. (0x1 << HPIPE_TX_TRAIN_CHK_INIT_OFFSET)
  394. #define HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET 7
  395. #define HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_MASK \
  396. (0x1 << HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET)
  397. #define HPIPE_TX_TRAIN_16BIT_AUTO_EN_OFFSET 8
  398. #define HPIPE_TX_TRAIN_16BIT_AUTO_EN_MASK \
  399. (0x1 << HPIPE_TX_TRAIN_16BIT_AUTO_EN_OFFSET)
  400. #define HPIPE_TX_TRAIN_PAT_SEL_OFFSET 9
  401. #define HPIPE_TX_TRAIN_PAT_SEL_MASK \
  402. (0x1 << HPIPE_TX_TRAIN_PAT_SEL_OFFSET)
  403. #define HPIPE_CDR_CONTROL_REG 0x418
  404. #define HPIPE_CDR_RX_MAX_DFE_ADAPT_1_OFFSET 12
  405. #define HPIPE_CDR_RX_MAX_DFE_ADAPT_1_MASK \
  406. (0x3 << HPIPE_CDR_RX_MAX_DFE_ADAPT_1_OFFSET)
  407. #define HPIPE_CDR_MAX_DFE_ADAPT_0_OFFSET 9
  408. #define HPIPE_CDR_MAX_DFE_ADAPT_0_MASK \
  409. (0x7 << HPIPE_CDR_MAX_DFE_ADAPT_0_OFFSET)
  410. #define HPIPE_CDR_MAX_DFE_ADAPT_1_OFFSET 6
  411. #define HPIPE_CDR_MAX_DFE_ADAPT_1_MASK \
  412. (0x7 << HPIPE_CDR_MAX_DFE_ADAPT_1_OFFSET)
  413. #define HPIPE_TX_TRAIN_CTRL_11_REG 0x438
  414. #define HPIPE_TX_STATUS_CHECK_MODE_OFFSET 6
  415. #define HPIPE_TX_TX_STATUS_CHECK_MODE_MASK \
  416. (0x1 << HPIPE_TX_STATUS_CHECK_MODE_OFFSET)
  417. #define HPIPE_TX_NUM_OF_PRESET_OFFSET 10
  418. #define HPIPE_TX_NUM_OF_PRESET_MASK \
  419. (0x7 << HPIPE_TX_NUM_OF_PRESET_OFFSET)
  420. #define HPIPE_TX_SWEEP_PRESET_EN_OFFSET 15
  421. #define HPIPE_TX_SWEEP_PRESET_EN_MASK \
  422. (0x1 << HPIPE_TX_SWEEP_PRESET_EN_OFFSET)
  423. #define HPIPE_G1_SETTINGS_3_REG 0x440
  424. #define HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET 0
  425. #define HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_MASK \
  426. (0xf << HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET)
  427. #define HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET 4
  428. #define HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_MASK \
  429. (0x7 << HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET)
  430. #define HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET 7
  431. #define HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_MASK \
  432. (0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET)
  433. #define HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET 9
  434. #define HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_MASK \
  435. (0x1 << HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET)
  436. #define HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_OFFSET 12
  437. #define HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_MASK \
  438. (0x3 << HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_OFFSET)
  439. #define HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_OFFSET 14
  440. #define HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_MASK \
  441. (0x3 << HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_OFFSET)
  442. #define HPIPE_G1_SETTINGS_4_REG 0x444
  443. #define HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET 8
  444. #define HPIPE_G1_SETTINGS_4_G1_DFE_RES_MASK \
  445. (0x3 << HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET)
  446. #define HPIPE_G2_SETTINGS_3_REG 0x448
  447. #define HPIPE_G2_SETTINGS_4_REG 0x44c
  448. #define HPIPE_G2_DFE_RES_OFFSET 8
  449. #define HPIPE_G2_DFE_RES_MASK \
  450. (0x3 << HPIPE_G2_DFE_RES_OFFSET)
  451. #define HPIPE_G3_SETTING_3_REG 0x450
  452. #define HPIPE_G3_FFE_CAP_SEL_OFFSET 0
  453. #define HPIPE_G3_FFE_CAP_SEL_MASK \
  454. (0xf << HPIPE_G3_FFE_CAP_SEL_OFFSET)
  455. #define HPIPE_G3_FFE_RES_SEL_OFFSET 4
  456. #define HPIPE_G3_FFE_RES_SEL_MASK \
  457. (0x7 << HPIPE_G3_FFE_RES_SEL_OFFSET)
  458. #define HPIPE_G3_FFE_SETTING_FORCE_OFFSET 7
  459. #define HPIPE_G3_FFE_SETTING_FORCE_MASK \
  460. (0x1 << HPIPE_G3_FFE_SETTING_FORCE_OFFSET)
  461. #define HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET 12
  462. #define HPIPE_G3_FFE_DEG_RES_LEVEL_MASK \
  463. (0x3 << HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET)
  464. #define HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET 14
  465. #define HPIPE_G3_FFE_LOAD_RES_LEVEL_MASK \
  466. (0x3 << HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET)
  467. #define HPIPE_G3_SETTING_4_REG 0x454
  468. #define HPIPE_G3_DFE_RES_OFFSET 8
  469. #define HPIPE_G3_DFE_RES_MASK \
  470. (0x3 << HPIPE_G3_DFE_RES_OFFSET)
  471. #define HPIPE_TX_PRESET_INDEX_REG 0x468
  472. #define HPIPE_TX_PRESET_INDEX_OFFSET 0
  473. #define HPIPE_TX_PRESET_INDEX_MASK \
  474. (0xf << HPIPE_TX_PRESET_INDEX_OFFSET)
  475. #define HPIPE_DFE_CONTROL_REG 0x470
  476. #define HPIPE_DFE_TX_MAX_DFE_ADAPT_OFFSET 14
  477. #define HPIPE_DFE_TX_MAX_DFE_ADAPT_MASK \
  478. (0x3 << HPIPE_DFE_TX_MAX_DFE_ADAPT_OFFSET)
  479. #define HPIPE_DFE_CTRL_28_REG 0x49C
  480. #define HPIPE_DFE_CTRL_28_PIPE4_OFFSET 7
  481. #define HPIPE_DFE_CTRL_28_PIPE4_MASK \
  482. (0x1 << HPIPE_DFE_CTRL_28_PIPE4_OFFSET)
  483. #define HPIPE_G1_SETTING_5_REG 0x538
  484. #define HPIPE_G1_SETTING_5_G1_ICP_OFFSET 0
  485. #define HPIPE_G1_SETTING_5_G1_ICP_MASK \
  486. (0xf << HPIPE_G1_SETTING_5_G1_ICP_OFFSET)
  487. #define HPIPE_G3_SETTING_5_REG 0x548
  488. #define HPIPE_G3_SETTING_5_G3_ICP_OFFSET 0
  489. #define HPIPE_G3_SETTING_5_G3_ICP_MASK \
  490. (0xf << HPIPE_G3_SETTING_5_G3_ICP_OFFSET)
  491. #define HPIPE_LANE_CONFIG0_REG 0x600
  492. #define HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET 0
  493. #define HPIPE_LANE_CONFIG0_TXDEEMPH0_MASK \
  494. (0x1 << HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET)
  495. #define HPIPE_LANE_CONFIG1_REG 0x604
  496. #define HPIPE_LANE_CONFIG1_MAX_PLL_OFFSET 9
  497. #define HPIPE_LANE_CONFIG1_MAX_PLL_MASK \
  498. (0x1 << HPIPE_LANE_CONFIG1_MAX_PLL_OFFSET)
  499. #define HPIPE_LANE_CONFIG1_GEN2_PLL_OFFSET 10
  500. #define HPIPE_LANE_CONFIG1_GEN2_PLL_MASK \
  501. (0x1 << HPIPE_LANE_CONFIG1_GEN2_PLL_OFFSET)
  502. #define HPIPE_LANE_STATUS1_REG 0x60C
  503. #define HPIPE_LANE_STATUS1_PCLK_EN_OFFSET 0
  504. #define HPIPE_LANE_STATUS1_PCLK_EN_MASK \
  505. (0x1 << HPIPE_LANE_STATUS1_PCLK_EN_OFFSET)
  506. #define HPIPE_LANE_CFG4_REG 0x620
  507. #define HPIPE_LANE_CFG4_DFE_CTRL_OFFSET 0
  508. #define HPIPE_LANE_CFG4_DFE_CTRL_MASK \
  509. (0x7 << HPIPE_LANE_CFG4_DFE_CTRL_OFFSET)
  510. #define HPIPE_LANE_CFG4_DFE_EN_SEL_OFFSET 3
  511. #define HPIPE_LANE_CFG4_DFE_EN_SEL_MASK \
  512. (0x1 << HPIPE_LANE_CFG4_DFE_EN_SEL_OFFSET)
  513. #define HPIPE_LANE_CFG4_DFE_OVER_OFFSET 6
  514. #define HPIPE_LANE_CFG4_DFE_OVER_MASK \
  515. (0x1 << HPIPE_LANE_CFG4_DFE_OVER_OFFSET)
  516. #define HPIPE_LANE_CFG4_SSC_CTRL_OFFSET 7
  517. #define HPIPE_LANE_CFG4_SSC_CTRL_MASK \
  518. (0x1 << HPIPE_LANE_CFG4_SSC_CTRL_OFFSET)
  519. #define HPIPE_LANE_EQU_CONFIG_0_REG 0x69C
  520. #define HPIPE_CFG_PHY_RC_EP_OFFSET 12
  521. #define HPIPE_CFG_PHY_RC_EP_MASK \
  522. (0x1 << HPIPE_CFG_PHY_RC_EP_OFFSET)
  523. #define HPIPE_LANE_EQ_CFG1_REG 0x6a0
  524. #define HPIPE_CFG_UPDATE_POLARITY_OFFSET 12
  525. #define HPIPE_CFG_UPDATE_POLARITY_MASK \
  526. (0x1 << HPIPE_CFG_UPDATE_POLARITY_OFFSET)
  527. #define HPIPE_LANE_EQ_REMOTE_SETTING_REG 0x6f8
  528. #define HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_OFFSET 0
  529. #define HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_MASK \
  530. (0x1 << HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_OFFSET)
  531. #define HPIPE_LANE_CFG_FOM_ONLY_MODE_OFFFSET 1
  532. #define HPIPE_LANE_CFG_FOM_ONLY_MODE_MASK \
  533. (0x1 << HPIPE_LANE_CFG_FOM_ONLY_MODE_OFFFSET)
  534. #define HPIPE_LANE_CFG_FOM_PRESET_VECTOR_OFFSET 2
  535. #define HPIPE_LANE_CFG_FOM_PRESET_VECTOR_MASK \
  536. (0xf << HPIPE_LANE_CFG_FOM_PRESET_VECTOR_OFFSET)
  537. #define HPIPE_RST_CLK_CTRL_REG 0x704
  538. #define HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET 0
  539. #define HPIPE_RST_CLK_CTRL_PIPE_RST_MASK \
  540. (0x1 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET)
  541. #define HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET 2
  542. #define HPIPE_RST_CLK_CTRL_FIXED_PCLK_MASK \
  543. (0x1 << HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET)
  544. #define HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET 3
  545. #define HPIPE_RST_CLK_CTRL_PIPE_WIDTH_MASK \
  546. (0x1 << HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET)
  547. #define HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET 9
  548. #define HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_MASK \
  549. (0x1 << HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET)
  550. #define HPIPE_TST_MODE_CTRL_REG 0x708
  551. #define HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET 2
  552. #define HPIPE_TST_MODE_CTRL_MODE_MARGIN_MASK \
  553. (0x1 << HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET)
  554. #define HPIPE_CLK_SRC_LO_REG 0x70c
  555. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET 1
  556. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_MASK \
  557. (0x1 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET)
  558. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET 2
  559. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_MASK \
  560. (0x3 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET)
  561. #define HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET 5
  562. #define HPIPE_CLK_SRC_LO_PLL_RDY_DL_MASK \
  563. (0x7 << HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET)
  564. #define HPIPE_CLK_SRC_HI_REG 0x710
  565. #define HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET 0
  566. #define HPIPE_CLK_SRC_HI_LANE_STRT_MASK \
  567. (0x1 << HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET)
  568. #define HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET 1
  569. #define HPIPE_CLK_SRC_HI_LANE_BREAK_MASK \
  570. (0x1 << HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET)
  571. #define HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET 2
  572. #define HPIPE_CLK_SRC_HI_LANE_MASTER_MASK \
  573. (0x1 << HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET)
  574. #define HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET 7
  575. #define HPIPE_CLK_SRC_HI_MODE_PIPE_MASK \
  576. (0x1 << HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET)
  577. #define HPIPE_GLOBAL_MISC_CTRL 0x718
  578. #define HPIPE_GLOBAL_PM_CTRL 0x740
  579. #define HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET 0
  580. #define HPIPE_GLOBAL_PM_RXDLOZ_WAIT_MASK \
  581. (0xFF << HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET)
  582. #endif /* _COMPHY_HPIPE_H_ */