rockchip_sdhci.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * (C) Copyright 2016 Fuzhou Rockchip Electronics Co., Ltd
  3. *
  4. * Rockchip SD Host Controller Interface
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <dt-structs.h>
  11. #include <fdtdec.h>
  12. #include <libfdt.h>
  13. #include <malloc.h>
  14. #include <mapmem.h>
  15. #include <sdhci.h>
  16. #include <clk.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. /* 400KHz is max freq for card ID etc. Use that as min */
  19. #define EMMC_MIN_FREQ 400000
  20. struct rockchip_sdhc_plat {
  21. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  22. struct dtd_rockchip_rk3399_sdhci_5_1 dtplat;
  23. #endif
  24. struct mmc_config cfg;
  25. struct mmc mmc;
  26. };
  27. struct rockchip_sdhc {
  28. struct sdhci_host host;
  29. void *base;
  30. };
  31. static int arasan_sdhci_probe(struct udevice *dev)
  32. {
  33. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  34. struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
  35. struct rockchip_sdhc *prv = dev_get_priv(dev);
  36. struct sdhci_host *host = &prv->host;
  37. int max_frequency, ret;
  38. struct clk clk;
  39. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  40. struct dtd_rockchip_rk3399_sdhci_5_1 *dtplat = &plat->dtplat;
  41. host->name = dev->name;
  42. host->ioaddr = map_sysmem(dtplat->reg[1], dtplat->reg[3]);
  43. max_frequency = dtplat->max_frequency;
  44. ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &clk);
  45. #else
  46. max_frequency = dev_read_u32_default(dev, "max-frequency", 0);
  47. ret = clk_get_by_index(dev, 0, &clk);
  48. #endif
  49. if (!ret) {
  50. ret = clk_set_rate(&clk, max_frequency);
  51. if (IS_ERR_VALUE(ret))
  52. printf("%s clk set rate fail!\n", __func__);
  53. } else {
  54. printf("%s fail to get clk\n", __func__);
  55. }
  56. host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD;
  57. host->max_clk = max_frequency;
  58. ret = sdhci_setup_cfg(&plat->cfg, host, 0, EMMC_MIN_FREQ);
  59. host->mmc = &plat->mmc;
  60. if (ret)
  61. return ret;
  62. host->mmc->priv = &prv->host;
  63. host->mmc->dev = dev;
  64. upriv->mmc = host->mmc;
  65. return sdhci_probe(dev);
  66. }
  67. static int arasan_sdhci_ofdata_to_platdata(struct udevice *dev)
  68. {
  69. #if !CONFIG_IS_ENABLED(OF_PLATDATA)
  70. struct sdhci_host *host = dev_get_priv(dev);
  71. host->name = dev->name;
  72. host->ioaddr = devfdt_get_addr_ptr(dev);
  73. #endif
  74. return 0;
  75. }
  76. static int rockchip_sdhci_bind(struct udevice *dev)
  77. {
  78. struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
  79. return sdhci_bind(dev, &plat->mmc, &plat->cfg);
  80. }
  81. static const struct udevice_id arasan_sdhci_ids[] = {
  82. { .compatible = "arasan,sdhci-5.1" },
  83. { }
  84. };
  85. U_BOOT_DRIVER(arasan_sdhci_drv) = {
  86. .name = "rockchip_rk3399_sdhci_5_1",
  87. .id = UCLASS_MMC,
  88. .of_match = arasan_sdhci_ids,
  89. .ofdata_to_platdata = arasan_sdhci_ofdata_to_platdata,
  90. .ops = &sdhci_ops,
  91. .bind = rockchip_sdhci_bind,
  92. .probe = arasan_sdhci_probe,
  93. .priv_auto_alloc_size = sizeof(struct rockchip_sdhc),
  94. .platdata_auto_alloc_size = sizeof(struct rockchip_sdhc_plat),
  95. };