fsl_pamu.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Copyright 2012-2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __PAMU_H
  7. #define __PAMU_H
  8. #define CONFIG_NUM_PAMU 16
  9. #define NUM_PPAACT_ENTRIES 512
  10. #define NUM_SPAACT_ENTRIES 256
  11. /* PAMU_OFFSET to the next pamu space in ccsr */
  12. #define PAMU_OFFSET 0x1000
  13. #define PAMU_TABLE_ALIGNMENT 0x00001000
  14. #define PAMU_PAGE_SHIFT 12
  15. #define PAMU_PAGE_SIZE 4096U
  16. #define PAACE_M_COHERENCE_REQ 0x01
  17. #define PAACE_DA_HOST_CR 0x80
  18. #define PAACE_DA_HOST_CR_SHIFT 7
  19. #define PAACE_AF_PT 0x00000002
  20. #define PAACE_AF_PT_SHIFT 1
  21. #define PAACE_PT_PRIMARY 0x0
  22. #define PAACE_PT_SECONDARY 0x1
  23. #define PPAACE_AF_WBAL 0xfffff000
  24. #define PPAACE_AF_WBAL_SHIFT 12
  25. #define OME_NUMBER_ENTRIES 16 /* based on P4080 2.0 silicon plan */
  26. #define PAACE_IA_CID 0x00FF0000
  27. #define PAACE_IA_CID_SHIFT 16
  28. #define PAACE_IA_WCE 0x000000F0
  29. #define PAACE_IA_WCE_SHIFT 4
  30. #define PAACE_IA_ATM 0x0000000C
  31. #define PAACE_IA_ATM_SHIFT 2
  32. #define PAACE_IA_OTM 0x00000003
  33. #define PAACE_IA_OTM_SHIFT 0
  34. #define PAACE_OTM_NO_XLATE 0x00
  35. #define PAACE_OTM_IMMEDIATE 0x01
  36. #define PAACE_OTM_INDEXED 0x02
  37. #define PAACE_OTM_RESERVED 0x03
  38. #define PAACE_ATM_NO_XLATE 0x00
  39. #define PAACE_ATM_WINDOW_XLATE 0x01
  40. #define PAACE_ATM_PAGE_XLATE 0x02
  41. #define PAACE_ATM_WIN_PG_XLATE \
  42. (PAACE_ATM_WINDOW_XLATE | PAACE_ATM_PAGE_XLATE)
  43. #define PAACE_WIN_TWBAL 0xfffff000
  44. #define PAACE_WIN_TWBAL_SHIFT 12
  45. #define PAACE_WIN_SWSE 0x00000fc0
  46. #define PAACE_WIN_SWSE_SHIFT 6
  47. #define PAACE_AF_AP 0x00000018
  48. #define PAACE_AF_AP_SHIFT 3
  49. #define PAACE_AF_DD 0x00000004
  50. #define PAACE_AF_DD_SHIFT 2
  51. #define PAACE_AF_PT 0x00000002
  52. #define PAACE_AF_PT_SHIFT 1
  53. #define PAACE_AF_V 0x00000001
  54. #define PAACE_AF_V_SHIFT 0
  55. #define PPAACE_AF_WSE 0x00000fc0
  56. #define PPAACE_AF_WSE_SHIFT 6
  57. #define PPAACE_AF_MW 0x00000020
  58. #define PPAACE_AF_MW_SHIFT 5
  59. #define PAACE_AP_PERMS_DENIED 0x0
  60. #define PAACE_AP_PERMS_QUERY 0x1
  61. #define PAACE_AP_PERMS_UPDATE 0x2
  62. #define PAACE_AP_PERMS_ALL 0x3
  63. #define SPAACE_AF_LIODN 0xffff0000
  64. #define SPAACE_AF_LIODN_SHIFT 16
  65. #define PAACE_V_VALID 0x1
  66. #define set_bf(v, m, x) (v = ((v) & ~(m)) | (((x) << \
  67. (m##_SHIFT)) & (m)))
  68. #define get_bf(v, m) (((v) & (m)) >> (m##_SHIFT))
  69. #define DEFAULT_NUM_SUBWINDOWS 128
  70. #define PAMU_PCR_OFFSET 0xc10
  71. #define PAMU_PCR_PE 0x40000000
  72. struct pamu_addr_tbl {
  73. phys_addr_t start_addr[10];
  74. phys_addr_t end_addr[10];
  75. phys_size_t size[10];
  76. };
  77. struct paace {
  78. /* PAACE Offset 0x00 */
  79. uint32_t wbah; /* only valid for Primary PAACE */
  80. uint32_t addr_bitfields; /* See P/S PAACE_AF_* */
  81. /* PAACE Offset 0x08 */
  82. /* Interpretation of first 32 bits dependent on DD above */
  83. union {
  84. struct {
  85. /* Destination ID, see PAACE_DID_* defines */
  86. uint8_t did;
  87. /* Partition ID */
  88. uint8_t pid;
  89. /* Snoop ID */
  90. uint8_t snpid;
  91. /* coherency_required : 1 reserved : 7 */
  92. uint8_t coherency_required; /* See PAACE_DA_* */
  93. } to_host;
  94. struct {
  95. /* Destination ID, see PAACE_DID_* defines */
  96. uint8_t did;
  97. uint8_t reserved1;
  98. uint16_t reserved2;
  99. } to_io;
  100. } domain_attr;
  101. /* Implementation attributes + window count + address & operation
  102. * translation modes
  103. */
  104. uint32_t impl_attr; /* See PAACE_IA_* */
  105. /* PAACE Offset 0x10 */
  106. /* Translated window base address */
  107. uint32_t twbah;
  108. uint32_t win_bitfields; /* See PAACE_WIN_* */
  109. /* PAACE Offset 0x18 */
  110. /* first secondary paace entry */
  111. uint32_t fspi; /* only valid for Primary PAACE */
  112. union {
  113. struct {
  114. uint8_t ioea;
  115. uint8_t moea;
  116. uint8_t ioeb;
  117. uint8_t moeb;
  118. } immed_ot;
  119. struct {
  120. uint16_t reserved;
  121. uint16_t omi;
  122. } index_ot;
  123. } op_encode;
  124. /* PAACE Offset 0x20 */
  125. uint32_t reserved1[2]; /* not currently implemented */
  126. /* PAACE Offset 0x28 */
  127. uint32_t reserved2[2]; /* not currently implemented */
  128. /* PAACE Offset 0x30 */
  129. uint32_t reserved3[2]; /* not currently implemented */
  130. /* PAACE Offset 0x38 */
  131. uint32_t reserved4[2]; /* not currently implemented */
  132. };
  133. int pamu_init(void);
  134. void pamu_enable(void);
  135. void pamu_disable(void);
  136. int config_pamu(struct pamu_addr_tbl *tbl, int num_entries, uint32_t liodn);
  137. int sec_config_pamu_table(uint32_t liodn_ns, uint32_t liodn_s);
  138. #endif