start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  9. *
  10. *
  11. * The processor starts at 0x00000100 and the code is executed
  12. * from flash. The code is organized to be at an other address
  13. * in memory, but as long we don't jump around before relocating,
  14. * board_init lies at a quite high address and when the cpu has
  15. * jumped there, everything is ok.
  16. * This works because the cpu gives the FLASH (CS0) the whole
  17. * address space at startup, and board_init lies as a echo of
  18. * the flash somewhere up there in the memory map.
  19. *
  20. * board_init will change CS0 to be positioned at the correct
  21. * address and (s)dram will be positioned at address 0
  22. */
  23. #include <asm-offsets.h>
  24. #include <config.h>
  25. #include <mpc8xx.h>
  26. #include <version.h>
  27. #include <ppc_asm.tmpl>
  28. #include <ppc_defs.h>
  29. #include <asm/cache.h>
  30. #include <asm/mmu.h>
  31. #include <asm/u-boot.h>
  32. /* We don't want the MMU yet.
  33. */
  34. #undef MSR_KERNEL
  35. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  36. /*
  37. * Set up GOT: Global Offset Table
  38. *
  39. * Use r12 to access the GOT
  40. */
  41. START_GOT
  42. GOT_ENTRY(_GOT2_TABLE_)
  43. GOT_ENTRY(_FIXUP_TABLE_)
  44. GOT_ENTRY(_start)
  45. GOT_ENTRY(_start_of_vectors)
  46. GOT_ENTRY(_end_of_vectors)
  47. GOT_ENTRY(transfer_to_handler)
  48. GOT_ENTRY(__init_end)
  49. GOT_ENTRY(__bss_end)
  50. GOT_ENTRY(__bss_start)
  51. END_GOT
  52. /*
  53. * r3 - 1st arg to board_init(): IMMP pointer
  54. * r4 - 2nd arg to board_init(): boot flag
  55. */
  56. .text
  57. .long 0x27051956 /* U-Boot Magic Number */
  58. .globl version_string
  59. version_string:
  60. .ascii U_BOOT_VERSION_STRING, "\0"
  61. . = EXC_OFF_SYS_RESET
  62. .globl _start
  63. _start:
  64. lis r3, CONFIG_SYS_IMMR@h /* position IMMR */
  65. mtspr 638, r3
  66. /* Initialize machine status; enable machine check interrupt */
  67. /*----------------------------------------------------------------------*/
  68. li r3, MSR_KERNEL /* Set ME, RI flags */
  69. mtmsr r3
  70. mtspr SRR1, r3 /* Make SRR1 match MSR */
  71. mfspr r3, ICR /* clear Interrupt Cause Register */
  72. /* Initialize debug port registers */
  73. /*----------------------------------------------------------------------*/
  74. xor r0, r0, r0 /* Clear R0 */
  75. mtspr LCTRL1, r0 /* Initialize debug port regs */
  76. mtspr LCTRL2, r0
  77. mtspr COUNTA, r0
  78. mtspr COUNTB, r0
  79. /* Reset the caches */
  80. /*----------------------------------------------------------------------*/
  81. mfspr r3, IC_CST /* Clear error bits */
  82. mfspr r3, DC_CST
  83. lis r3, IDC_UNALL@h /* Unlock all */
  84. mtspr IC_CST, r3
  85. mtspr DC_CST, r3
  86. lis r3, IDC_INVALL@h /* Invalidate all */
  87. mtspr IC_CST, r3
  88. mtspr DC_CST, r3
  89. lis r3, IDC_DISABLE@h /* Disable data cache */
  90. mtspr DC_CST, r3
  91. lis r3, IDC_ENABLE@h /* Enable instruction cache */
  92. mtspr IC_CST, r3
  93. /* invalidate all tlb's */
  94. /*----------------------------------------------------------------------*/
  95. tlbia
  96. isync
  97. /*
  98. * Calculate absolute address in FLASH and jump there
  99. *----------------------------------------------------------------------*/
  100. lis r3, CONFIG_SYS_MONITOR_BASE@h
  101. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  102. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  103. mtlr r3
  104. blr
  105. in_flash:
  106. /* initialize some SPRs that are hard to access from C */
  107. /*----------------------------------------------------------------------*/
  108. lis r3, CONFIG_SYS_IMMR@h /* pass IMMR as arg1 to C routine */
  109. ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET /* set up the stack in internal DPRAM */
  110. /* Note: R0 is still 0 here */
  111. stwu r0, -4(r1) /* clear final stack frame so that */
  112. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  113. /*
  114. * Disable serialized ifetch and show cycles
  115. * (i.e. set processor to normal mode).
  116. * This is also a silicon bug workaround, see errata
  117. */
  118. li r2, 0x0007
  119. mtspr ICTRL, r2
  120. /* Set up debug mode entry */
  121. lis r2, CONFIG_SYS_DER@h
  122. ori r2, r2, CONFIG_SYS_DER@l
  123. mtspr DER, r2
  124. /* let the C-code set up the rest */
  125. /* */
  126. /* Be careful to keep code relocatable ! */
  127. /*----------------------------------------------------------------------*/
  128. GET_GOT /* initialize GOT access */
  129. /* r3: IMMR */
  130. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  131. bl board_init_f /* run 1st part of board init code (from Flash) */
  132. /* NOTREACHED - board_init_f() does not return */
  133. .globl _start_of_vectors
  134. _start_of_vectors:
  135. /* Machine check */
  136. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  137. /* Data Storage exception. "Never" generated on the 860. */
  138. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  139. /* Instruction Storage exception. "Never" generated on the 860. */
  140. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  141. /* External Interrupt exception. */
  142. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  143. /* Alignment exception. */
  144. . = 0x600
  145. Alignment:
  146. EXCEPTION_PROLOG(SRR0, SRR1)
  147. mfspr r4,DAR
  148. stw r4,_DAR(r21)
  149. mfspr r5,DSISR
  150. stw r5,_DSISR(r21)
  151. addi r3,r1,STACK_FRAME_OVERHEAD
  152. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  153. /* Program check exception */
  154. . = 0x700
  155. ProgramCheck:
  156. EXCEPTION_PROLOG(SRR0, SRR1)
  157. addi r3,r1,STACK_FRAME_OVERHEAD
  158. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  159. MSR_KERNEL, COPY_EE)
  160. /* No FPU on MPC8xx. This exception is not supposed to happen.
  161. */
  162. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  163. /* I guess we could implement decrementer, and may have
  164. * to someday for timekeeping.
  165. */
  166. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  167. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  168. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  169. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  170. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  171. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  172. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  173. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  174. * for all unimplemented and illegal instructions.
  175. */
  176. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  177. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  178. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  179. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  180. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  181. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  182. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  183. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  184. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  185. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  186. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  187. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  188. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  189. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  190. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  191. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  192. .globl _end_of_vectors
  193. _end_of_vectors:
  194. . = 0x2000
  195. /*
  196. * This code finishes saving the registers to the exception frame
  197. * and jumps to the appropriate handler for the exception.
  198. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  199. */
  200. .globl transfer_to_handler
  201. transfer_to_handler:
  202. stw r22,_NIP(r21)
  203. lis r22,MSR_POW@h
  204. andc r23,r23,r22
  205. stw r23,_MSR(r21)
  206. SAVE_GPR(7, r21)
  207. SAVE_4GPRS(8, r21)
  208. SAVE_8GPRS(12, r21)
  209. SAVE_8GPRS(24, r21)
  210. mflr r23
  211. andi. r24,r23,0x3f00 /* get vector offset */
  212. stw r24,TRAP(r21)
  213. li r22,0
  214. stw r22,RESULT(r21)
  215. mtspr SPRG2,r22 /* r1 is now kernel sp */
  216. lwz r24,0(r23) /* virtual address of handler */
  217. lwz r23,4(r23) /* where to go when done */
  218. mtspr SRR0,r24
  219. mtspr SRR1,r20
  220. mtlr r23
  221. SYNC
  222. rfi /* jump to handler, enable MMU */
  223. int_return:
  224. mfmsr r28 /* Disable interrupts */
  225. li r4,0
  226. ori r4,r4,MSR_EE
  227. andc r28,r28,r4
  228. SYNC /* Some chip revs need this... */
  229. mtmsr r28
  230. SYNC
  231. lwz r2,_CTR(r1)
  232. lwz r0,_LINK(r1)
  233. mtctr r2
  234. mtlr r0
  235. lwz r2,_XER(r1)
  236. lwz r0,_CCR(r1)
  237. mtspr XER,r2
  238. mtcrf 0xFF,r0
  239. REST_10GPRS(3, r1)
  240. REST_10GPRS(13, r1)
  241. REST_8GPRS(23, r1)
  242. REST_GPR(31, r1)
  243. lwz r2,_NIP(r1) /* Restore environment */
  244. lwz r0,_MSR(r1)
  245. mtspr SRR0,r2
  246. mtspr SRR1,r0
  247. lwz r0,GPR0(r1)
  248. lwz r2,GPR2(r1)
  249. lwz r1,GPR1(r1)
  250. SYNC
  251. rfi
  252. /*------------------------------------------------------------------------------*/
  253. /*
  254. * void relocate_code (addr_sp, gd, addr_moni)
  255. *
  256. * This "function" does not return, instead it continues in RAM
  257. * after relocating the monitor code.
  258. *
  259. * r3 = dest
  260. * r4 = src
  261. * r5 = length in bytes
  262. * r6 = cachelinesize
  263. */
  264. .globl relocate_code
  265. relocate_code:
  266. mr r1, r3 /* Set new stack pointer */
  267. mr r9, r4 /* Save copy of Global Data pointer */
  268. mr r10, r5 /* Save copy of Destination Address */
  269. GET_GOT
  270. mr r3, r5 /* Destination Address */
  271. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  272. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  273. lwz r5, GOT(__init_end)
  274. sub r5, r5, r4
  275. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  276. /*
  277. * Fix GOT pointer:
  278. *
  279. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  280. *
  281. * Offset:
  282. */
  283. sub r15, r10, r4
  284. /* First our own GOT */
  285. add r12, r12, r15
  286. /* then the one used by the C code */
  287. add r30, r30, r15
  288. /*
  289. * Now relocate code
  290. */
  291. cmplw cr1,r3,r4
  292. addi r0,r5,3
  293. srwi. r0,r0,2
  294. beq cr1,4f /* In place copy is not necessary */
  295. beq 7f /* Protect against 0 count */
  296. mtctr r0
  297. bge cr1,2f
  298. la r8,-4(r4)
  299. la r7,-4(r3)
  300. 1: lwzu r0,4(r8)
  301. stwu r0,4(r7)
  302. bdnz 1b
  303. b 4f
  304. 2: slwi r0,r0,2
  305. add r8,r4,r0
  306. add r7,r3,r0
  307. 3: lwzu r0,-4(r8)
  308. stwu r0,-4(r7)
  309. bdnz 3b
  310. /*
  311. * Now flush the cache: note that we must start from a cache aligned
  312. * address. Otherwise we might miss one cache line.
  313. */
  314. 4: cmpwi r6,0
  315. add r5,r3,r5
  316. beq 7f /* Always flush prefetch queue in any case */
  317. subi r0,r6,1
  318. andc r3,r3,r0
  319. mr r4,r3
  320. 5: dcbst 0,r4
  321. add r4,r4,r6
  322. cmplw r4,r5
  323. blt 5b
  324. sync /* Wait for all dcbst to complete on bus */
  325. mr r4,r3
  326. 6: icbi 0,r4
  327. add r4,r4,r6
  328. cmplw r4,r5
  329. blt 6b
  330. 7: sync /* Wait for all icbi to complete on bus */
  331. isync
  332. /*
  333. * We are done. Do not return, instead branch to second part of board
  334. * initialization, now running from RAM.
  335. */
  336. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  337. mtlr r0
  338. blr
  339. in_ram:
  340. /*
  341. * Relocation Function, r12 point to got2+0x8000
  342. *
  343. * Adjust got2 pointers, no need to check for 0, this code
  344. * already puts a few entries in the table.
  345. */
  346. li r0,__got2_entries@sectoff@l
  347. la r3,GOT(_GOT2_TABLE_)
  348. lwz r11,GOT(_GOT2_TABLE_)
  349. mtctr r0
  350. sub r11,r3,r11
  351. addi r3,r3,-4
  352. 1: lwzu r0,4(r3)
  353. cmpwi r0,0
  354. beq- 2f
  355. add r0,r0,r11
  356. stw r0,0(r3)
  357. 2: bdnz 1b
  358. /*
  359. * Now adjust the fixups and the pointers to the fixups
  360. * in case we need to move ourselves again.
  361. */
  362. li r0,__fixup_entries@sectoff@l
  363. lwz r3,GOT(_FIXUP_TABLE_)
  364. cmpwi r0,0
  365. mtctr r0
  366. addi r3,r3,-4
  367. beq 4f
  368. 3: lwzu r4,4(r3)
  369. lwzux r0,r4,r11
  370. cmpwi r0,0
  371. add r0,r0,r11
  372. stw r4,0(r3)
  373. beq- 5f
  374. stw r0,0(r4)
  375. 5: bdnz 3b
  376. 4:
  377. clear_bss:
  378. /*
  379. * Now clear BSS segment
  380. */
  381. lwz r3,GOT(__bss_start)
  382. lwz r4,GOT(__bss_end)
  383. cmplw 0, r3, r4
  384. beq 6f
  385. li r0, 0
  386. 5:
  387. stw r0, 0(r3)
  388. addi r3, r3, 4
  389. cmplw 0, r3, r4
  390. bne 5b
  391. 6:
  392. mr r3, r9 /* Global Data pointer */
  393. mr r4, r10 /* Destination Address */
  394. bl board_init_r
  395. /*
  396. * Copy exception vector code to low memory
  397. *
  398. * r3: dest_addr
  399. * r7: source address, r8: end address, r9: target address
  400. */
  401. .globl trap_init
  402. trap_init:
  403. mflr r4 /* save link register */
  404. GET_GOT
  405. lwz r7, GOT(_start)
  406. lwz r8, GOT(_end_of_vectors)
  407. li r9, 0x100 /* reset vector always at 0x100 */
  408. cmplw 0, r7, r8
  409. bgelr /* return if r7>=r8 - just in case */
  410. 1:
  411. lwz r0, 0(r7)
  412. stw r0, 0(r9)
  413. addi r7, r7, 4
  414. addi r9, r9, 4
  415. cmplw 0, r7, r8
  416. bne 1b
  417. /*
  418. * relocate `hdlr' and `int_return' entries
  419. */
  420. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  421. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  422. 2:
  423. bl trap_reloc
  424. addi r7, r7, 0x100 /* next exception vector */
  425. cmplw 0, r7, r8
  426. blt 2b
  427. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  428. bl trap_reloc
  429. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  430. bl trap_reloc
  431. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  432. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  433. 3:
  434. bl trap_reloc
  435. addi r7, r7, 0x100 /* next exception vector */
  436. cmplw 0, r7, r8
  437. blt 3b
  438. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  439. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  440. 4:
  441. bl trap_reloc
  442. addi r7, r7, 0x100 /* next exception vector */
  443. cmplw 0, r7, r8
  444. blt 4b
  445. mtlr r4 /* restore link register */
  446. blr