interrupts.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <mpc8xx.h>
  9. #include <mpc8xx_irq.h>
  10. #include <asm/processor.h>
  11. #include <asm/io.h>
  12. #include <commproc.h>
  13. /************************************************************************/
  14. /*
  15. * CPM interrupt vector functions.
  16. */
  17. struct interrupt_action {
  18. interrupt_handler_t *handler;
  19. void *arg;
  20. };
  21. static struct interrupt_action cpm_vecs[CPMVEC_NR];
  22. static struct interrupt_action irq_vecs[NR_IRQS];
  23. static void cpm_interrupt_init(void);
  24. static void cpm_interrupt(void *regs);
  25. /************************************************************************/
  26. void interrupt_init_cpu(unsigned *decrementer_count)
  27. {
  28. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  29. *decrementer_count = get_tbclk() / CONFIG_SYS_HZ;
  30. /* disable all interrupts */
  31. out_be32(&immr->im_siu_conf.sc_simask, 0);
  32. /* Configure CPM interrupts */
  33. cpm_interrupt_init();
  34. }
  35. /************************************************************************/
  36. /*
  37. * Handle external interrupts
  38. */
  39. void external_interrupt(struct pt_regs *regs)
  40. {
  41. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  42. int irq;
  43. ulong simask;
  44. ulong vec, v_bit;
  45. /*
  46. * read the SIVEC register and shift the bits down
  47. * to get the irq number
  48. */
  49. vec = in_be32(&immr->im_siu_conf.sc_sivec);
  50. irq = vec >> 26;
  51. v_bit = 0x80000000UL >> irq;
  52. /*
  53. * Read Interrupt Mask Register and Mask Interrupts
  54. */
  55. simask = in_be32(&immr->im_siu_conf.sc_simask);
  56. clrbits_be32(&immr->im_siu_conf.sc_simask, 0xFFFF0000 >> irq);
  57. if (!(irq & 0x1)) { /* External Interrupt ? */
  58. ulong siel;
  59. /*
  60. * Read Interrupt Edge/Level Register
  61. */
  62. siel = in_be32(&immr->im_siu_conf.sc_siel);
  63. if (siel & v_bit) { /* edge triggered interrupt ? */
  64. /*
  65. * Rewrite SIPEND Register to clear interrupt
  66. */
  67. out_be32(&immr->im_siu_conf.sc_sipend, v_bit);
  68. }
  69. }
  70. if (irq_vecs[irq].handler != NULL) {
  71. irq_vecs[irq].handler(irq_vecs[irq].arg);
  72. } else {
  73. printf("\nBogus External Interrupt IRQ %d Vector %ld\n",
  74. irq, vec);
  75. /* turn off the bogus interrupt to avoid it from now */
  76. simask &= ~v_bit;
  77. }
  78. /*
  79. * Re-Enable old Interrupt Mask
  80. */
  81. out_be32(&immr->im_siu_conf.sc_simask, simask);
  82. }
  83. /************************************************************************/
  84. /*
  85. * CPM interrupt handler
  86. */
  87. static void cpm_interrupt(void *regs)
  88. {
  89. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  90. uint vec;
  91. /*
  92. * Get the vector by setting the ACK bit
  93. * and then reading the register.
  94. */
  95. out_be16(&immr->im_cpic.cpic_civr, 1);
  96. vec = in_be16(&immr->im_cpic.cpic_civr);
  97. vec >>= 11;
  98. if (cpm_vecs[vec].handler != NULL) {
  99. (*cpm_vecs[vec].handler) (cpm_vecs[vec].arg);
  100. } else {
  101. clrbits_be32(&immr->im_cpic.cpic_cimr, 1 << vec);
  102. printf("Masking bogus CPM interrupt vector 0x%x\n", vec);
  103. }
  104. /*
  105. * After servicing the interrupt,
  106. * we have to remove the status indicator.
  107. */
  108. setbits_be32(&immr->im_cpic.cpic_cisr, 1 << vec);
  109. }
  110. /*
  111. * The CPM can generate the error interrupt when there is a race
  112. * condition between generating and masking interrupts. All we have
  113. * to do is ACK it and return. This is a no-op function so we don't
  114. * need any special tests in the interrupt handler.
  115. */
  116. static void cpm_error_interrupt(void *dummy)
  117. {
  118. }
  119. /************************************************************************/
  120. /*
  121. * Install and free an interrupt handler
  122. */
  123. void irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
  124. {
  125. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  126. if ((vec & CPMVEC_OFFSET) != 0) {
  127. /* CPM interrupt */
  128. vec &= 0xffff;
  129. if (cpm_vecs[vec].handler != NULL)
  130. printf("CPM interrupt 0x%x replacing 0x%x\n",
  131. (uint)handler, (uint)cpm_vecs[vec].handler);
  132. cpm_vecs[vec].handler = handler;
  133. cpm_vecs[vec].arg = arg;
  134. setbits_be32(&immr->im_cpic.cpic_cimr, 1 << vec);
  135. } else {
  136. /* SIU interrupt */
  137. if (irq_vecs[vec].handler != NULL)
  138. printf("SIU interrupt %d 0x%x replacing 0x%x\n",
  139. vec, (uint)handler, (uint)cpm_vecs[vec].handler);
  140. irq_vecs[vec].handler = handler;
  141. irq_vecs[vec].arg = arg;
  142. setbits_be32(&immr->im_siu_conf.sc_simask, 1 << (31 - vec));
  143. }
  144. }
  145. void irq_free_handler(int vec)
  146. {
  147. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  148. if ((vec & CPMVEC_OFFSET) != 0) {
  149. /* CPM interrupt */
  150. vec &= 0xffff;
  151. clrbits_be32(&immr->im_cpic.cpic_cimr, 1 << vec);
  152. cpm_vecs[vec].handler = NULL;
  153. cpm_vecs[vec].arg = NULL;
  154. } else {
  155. /* SIU interrupt */
  156. clrbits_be32(&immr->im_siu_conf.sc_simask, 1 << (31 - vec));
  157. irq_vecs[vec].handler = NULL;
  158. irq_vecs[vec].arg = NULL;
  159. }
  160. }
  161. /************************************************************************/
  162. static void cpm_interrupt_init(void)
  163. {
  164. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  165. uint cicr;
  166. /*
  167. * Initialize the CPM interrupt controller.
  168. */
  169. cicr = CICR_SCD_SCC4 | CICR_SCC_SCC3 | CICR_SCB_SCC2 | CICR_SCA_SCC1 |
  170. ((CPM_INTERRUPT / 2) << 13) | CICR_HP_MASK;
  171. out_be32(&immr->im_cpic.cpic_cicr, cicr);
  172. out_be32(&immr->im_cpic.cpic_cimr, 0);
  173. /*
  174. * Install the error handler.
  175. */
  176. irq_install_handler(CPMVEC_ERROR, cpm_error_interrupt, NULL);
  177. setbits_be32(&immr->im_cpic.cpic_cicr, CICR_IEN);
  178. /*
  179. * Install the cpm interrupt handler
  180. */
  181. irq_install_handler(CPM_INTERRUPT, cpm_interrupt, NULL);
  182. }
  183. /************************************************************************/
  184. /*
  185. * timer_interrupt - gets called when the decrementer overflows,
  186. * with interrupts disabled.
  187. * Trivial implementation - no need to be really accurate.
  188. */
  189. void timer_interrupt_cpu(struct pt_regs *regs)
  190. {
  191. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  192. /* Reset Timer Expired and Timers Interrupt Status */
  193. out_be32(&immr->im_clkrstk.cark_plprcrk, KAPWR_KEY);
  194. __asm__ ("nop");
  195. /*
  196. Clear TEXPS (and TMIST on older chips). SPLSS (on older
  197. chips) is cleared too.
  198. Bitwise OR is a read-modify-write operation so ALL bits
  199. which are cleared by writing `1' would be cleared by
  200. operations like
  201. immr->im_clkrst.car_plprcr |= PLPRCR_TEXPS;
  202. The same can be achieved by simple writing of the PLPRCR
  203. to itself. If a bit value should be preserved, read the
  204. register, ZERO the bit and write, not OR, the result back.
  205. */
  206. setbits_be32(&immr->im_clkrst.car_plprcr, 0);
  207. }
  208. /************************************************************************/