t2080_serdes.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * Shengzhou Liu <Shengzhou.Liu@freescale.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_serdes.h>
  10. #include <asm/processor.h>
  11. #include "fsl_corenet2_serdes.h"
  12. struct serdes_config {
  13. u32 protocol;
  14. u8 lanes[SRDS_MAX_LANES];
  15. };
  16. static const struct serdes_config serdes1_cfg_tbl[] = {
  17. /* SerDes 1 */
  18. {0x6E, {XFI_FM1_MAC9, XFI_FM1_MAC10,
  19. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  20. PCIE4, PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  21. {0xBC, {PCIE3, PCIE3, SGMII_FM1_DTSEC1,
  22. SGMII_FM1_DTSEC2, PCIE4, PCIE4, PCIE4, PCIE4} },
  23. {0xC8, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  24. SGMII_FM1_DTSEC2, PCIE4, PCIE4,
  25. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  26. {0xD6, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  27. SGMII_FM1_DTSEC2, PCIE4, PCIE4,
  28. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  29. {0xDE, {PCIE3, PCIE3, PCIE3, PCIE3,
  30. PCIE4, PCIE1, PCIE2, SGMII_FM1_DTSEC6} },
  31. {0xE0, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4,
  32. PCIE1, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  33. {0xF2, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  34. SGMII_FM1_DTSEC2, PCIE4, PCIE1, PCIE2, SGMII_FM1_DTSEC6} },
  35. {0xF8, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  36. SGMII_FM1_DTSEC2, PCIE4, PCIE1, PCIE2, SGMII_FM1_DTSEC6} },
  37. {0xFA, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  38. SGMII_FM1_DTSEC2, PCIE4, PCIE1,
  39. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  40. {0x6C, {XFI_FM1_MAC9, XFI_FM1_MAC10,
  41. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  42. PCIE4, PCIE4, PCIE4, PCIE4} },
  43. {0x1B, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  44. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  45. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  46. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  47. {0x1C, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  48. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  49. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  50. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  51. {0x95, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  52. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  53. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  54. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  55. {0xA2, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  56. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  57. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  58. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  59. {0x94, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  60. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  61. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  62. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  63. {0x50, {XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  64. XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  65. PCIE4, SGMII_FM1_DTSEC4,
  66. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  67. {0x51, {XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  68. XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  69. PCIE4, SGMII_FM1_DTSEC4,
  70. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  71. {0x5E, {HIGIG_FM1_MAC9, HIGIG_FM1_MAC9,
  72. HIGIG_FM1_MAC9, HIGIG_FM1_MAC9,
  73. PCIE4, SGMII_FM1_DTSEC4,
  74. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  75. {0x5F, {HIGIG_FM1_MAC9, HIGIG_FM1_MAC9,
  76. HIGIG_FM1_MAC9, HIGIG_FM1_MAC9,
  77. PCIE4, SGMII_FM1_DTSEC4,
  78. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  79. {0x64, {HIGIG_FM1_MAC9, HIGIG_FM1_MAC9,
  80. HIGIG_FM1_MAC9, HIGIG_FM1_MAC9,
  81. PCIE4, SGMII_FM1_DTSEC4,
  82. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  83. {0x65, {HIGIG_FM1_MAC9, HIGIG_FM1_MAC9,
  84. HIGIG_FM1_MAC9, HIGIG_FM1_MAC9,
  85. PCIE4, SGMII_FM1_DTSEC4,
  86. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  87. {0x6A, {XFI_FM1_MAC9, XFI_FM1_MAC10,
  88. XFI_FM1_MAC1, XFI_FM1_MAC2,
  89. PCIE4, SGMII_FM1_DTSEC4,
  90. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  91. {0x6B, {XFI_FM1_MAC9, XFI_FM1_MAC10,
  92. XFI_FM1_MAC1, XFI_FM1_MAC2,
  93. PCIE4, SGMII_FM1_DTSEC4,
  94. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  95. {0x6D, {XFI_FM1_MAC9, XFI_FM1_MAC10,
  96. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  97. PCIE4, PCIE4, PCIE4, PCIE4} },
  98. {0x71, {XFI_FM1_MAC9, XFI_FM1_MAC10,
  99. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, PCIE4,
  100. SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  101. {0xA6, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  102. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, PCIE4,
  103. PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  104. {0x8E, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  105. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, PCIE4,
  106. PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  107. {0x8F, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  108. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, PCIE4,
  109. PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  110. {0x82, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  111. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  112. PCIE4, PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  113. {0x83, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  114. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  115. PCIE4, PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  116. {0xA4, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  117. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  118. PCIE4, PCIE4, PCIE4, PCIE4} },
  119. {0x96, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  120. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  121. PCIE4, PCIE4, PCIE4, PCIE4} },
  122. {0x8A, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10,
  123. SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  124. PCIE4, PCIE4, PCIE4, PCIE4} },
  125. {0x67, {XFI_FM1_MAC9, XFI_FM1_MAC10,
  126. XFI_FM1_MAC1, XFI_FM1_MAC2,
  127. PCIE4, PCIE4, PCIE4, PCIE4} },
  128. {0xAB, {PCIE3, PCIE3, PCIE3, PCIE3,
  129. PCIE4, PCIE4, PCIE4, PCIE4} },
  130. {0xDA, {PCIE3, PCIE3, PCIE3, PCIE3,
  131. PCIE3, PCIE3, PCIE3, PCIE3} },
  132. {0xD9, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  133. SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4,
  134. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  135. {0xD2, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  136. SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4,
  137. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  138. {0xD3, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  139. SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4,
  140. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  141. {0xCB, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  142. SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4,
  143. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  144. {0xD8, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  145. SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4,
  146. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  147. {0x66, {XFI_FM1_MAC9, XFI_FM1_MAC10,
  148. XFI_FM1_MAC1, XFI_FM1_MAC2,
  149. PCIE4, PCIE4, PCIE4, PCIE4} },
  150. {0xAA, {PCIE3, PCIE3, PCIE3, PCIE3,
  151. PCIE4, PCIE4, PCIE4, PCIE4} },
  152. {0xCA, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1,
  153. SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4,
  154. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  155. {0x70, {XFI_FM1_MAC9, XFI_FM1_MAC10, SGMII_FM1_DTSEC1,
  156. SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4,
  157. SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} },
  158. {}
  159. };
  160. #ifndef CONFIG_ARCH_T2081
  161. static const struct serdes_config serdes2_cfg_tbl[] = {
  162. /* SerDes 2 */
  163. {0x1F, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2} },
  164. {0x16, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, SATA1, SATA2} },
  165. {0x01, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1} },
  166. {0x29, {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1} },
  167. {0x2D, {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1} },
  168. {0x2E, {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1} },
  169. {0x15, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, SATA1, SATA2} },
  170. {0x27, {PCIE1, PCIE1, PCIE1, PCIE1, NONE, NONE, SATA1, SATA2} },
  171. {0x18, {PCIE1, PCIE1, PCIE1, PCIE1, AURORA, AURORA, SATA1, SATA2} },
  172. {0x02, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1} },
  173. {0x36, {SRIO2, SRIO2, SRIO2, SRIO2, AURORA, AURORA, SATA1, SATA2} },
  174. {}
  175. };
  176. #endif
  177. static const struct serdes_config *serdes_cfg_tbl[] = {
  178. serdes1_cfg_tbl,
  179. #ifndef CONFIG_ARCH_T2081
  180. serdes2_cfg_tbl,
  181. #endif
  182. };
  183. enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane)
  184. {
  185. const struct serdes_config *ptr;
  186. if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
  187. return 0;
  188. ptr = serdes_cfg_tbl[serdes];
  189. while (ptr->protocol) {
  190. if (ptr->protocol == cfg)
  191. return ptr->lanes[lane];
  192. ptr++;
  193. }
  194. return 0;
  195. }
  196. int is_serdes_prtcl_valid(int serdes, u32 prtcl)
  197. {
  198. int i;
  199. const struct serdes_config *ptr;
  200. if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
  201. return 0;
  202. ptr = serdes_cfg_tbl[serdes];
  203. while (ptr->protocol) {
  204. if (ptr->protocol == prtcl)
  205. break;
  206. ptr++;
  207. }
  208. if (!ptr->protocol)
  209. return 0;
  210. for (i = 0; i < SRDS_MAX_LANES; i++) {
  211. if (ptr->lanes[i] != NONE)
  212. return 1;
  213. }
  214. return 0;
  215. }