b4860_serdes.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/fsl_serdes.h>
  8. #include <asm/processor.h>
  9. #include <asm/io.h>
  10. #include "fsl_corenet2_serdes.h"
  11. struct serdes_config {
  12. u8 protocol;
  13. u8 lanes[SRDS_MAX_LANES];
  14. };
  15. #ifdef CONFIG_ARCH_B4860
  16. static struct serdes_config serdes1_cfg_tbl[] = {
  17. /* SerDes 1 */
  18. {0x01, {AURORA, AURORA, CPRI6, CPRI5,
  19. CPRI4, CPRI3, CPRI2, CPRI1} },
  20. {0x02, {AURORA, AURORA, CPRI6, CPRI5,
  21. CPRI4, CPRI3, CPRI2, CPRI1} },
  22. {0x04, {AURORA, AURORA, CPRI6, CPRI5,
  23. CPRI4, CPRI3, CPRI2, CPRI1} },
  24. {0x05, {AURORA, AURORA, CPRI6, CPRI5,
  25. CPRI4, CPRI3, CPRI2, CPRI1} },
  26. {0x06, {AURORA, AURORA, CPRI6, CPRI5,
  27. CPRI4, CPRI3, CPRI2, CPRI1} },
  28. {0x07, {AURORA, AURORA, CPRI6, CPRI5,
  29. CPRI4, CPRI3, CPRI2, CPRI1} },
  30. {0x08, {AURORA, AURORA, CPRI6, CPRI5,
  31. CPRI4, CPRI3, CPRI2, CPRI1} },
  32. {0x09, {AURORA, AURORA, CPRI6, CPRI5,
  33. CPRI4, CPRI3, CPRI2, CPRI1} },
  34. {0x0A, {AURORA, AURORA, CPRI6, CPRI5,
  35. CPRI4, CPRI3, CPRI2, CPRI1} },
  36. {0x0B, {AURORA, AURORA, CPRI6, CPRI5,
  37. CPRI4, CPRI3, CPRI2, CPRI1} },
  38. {0x0C, {AURORA, AURORA, CPRI6, CPRI5,
  39. CPRI4, CPRI3, CPRI2, CPRI1} },
  40. {0x0D, {CPRI8, CPRI7, CPRI6, CPRI5,
  41. CPRI4, CPRI3, CPRI2, CPRI1}},
  42. {0x0E, {CPRI8, CPRI7, CPRI6, CPRI5,
  43. CPRI4, CPRI3, CPRI2, CPRI1}},
  44. {0x12, {CPRI8, CPRI7, CPRI6, CPRI5,
  45. CPRI4, CPRI3, CPRI2, CPRI1}},
  46. {0x29, {SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6,
  47. CPRI6, CPRI5, CPRI4, CPRI3, CPRI2, CPRI1} },
  48. {0x2a, {SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6,
  49. CPRI6, CPRI5, CPRI4, CPRI3, CPRI2, CPRI1}},
  50. {0x2C, {SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6,
  51. CPRI6, CPRI5, CPRI4, CPRI3, CPRI2, CPRI1}},
  52. {0x2D, {SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6,
  53. CPRI6, CPRI5, CPRI4, CPRI3, CPRI2, CPRI1}},
  54. {0x2E, {SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6,
  55. CPRI6, CPRI5, CPRI4, CPRI3, CPRI2, CPRI1}},
  56. {0x2F, {AURORA, AURORA,
  57. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  58. CPRI4, CPRI3, CPRI2, CPRI1} },
  59. {0x30, {AURORA, AURORA,
  60. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  61. CPRI4, CPRI3, CPRI2, CPRI1}},
  62. {0x32, {AURORA, AURORA,
  63. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  64. CPRI4, CPRI3, CPRI2, CPRI1}},
  65. {0x33, {AURORA, AURORA,
  66. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  67. CPRI4, CPRI3, CPRI2, CPRI1}},
  68. {0x34, {AURORA, AURORA,
  69. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  70. CPRI4, CPRI3, CPRI2, CPRI1}},
  71. {0x39, {AURORA, AURORA, CPRI6, CPRI5,
  72. CPRI4, CPRI3, CPRI2, CPRI1} },
  73. {0x3A, {AURORA, AURORA, CPRI6, CPRI5,
  74. CPRI4, CPRI3, CPRI2, CPRI1} },
  75. {0x3C, {AURORA, AURORA, CPRI6, CPRI5,
  76. CPRI4, CPRI3, CPRI2, CPRI1} },
  77. {0x3D, {AURORA, AURORA, CPRI6, CPRI5,
  78. CPRI4, CPRI3, CPRI2, CPRI1} },
  79. {0x3E, {CPRI8, CPRI7, CPRI6, CPRI5,
  80. CPRI4, CPRI3, CPRI2, CPRI1}},
  81. {0x5C, {AURORA, AURORA,
  82. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  83. CPRI4, CPRI3, CPRI2, CPRI1} },
  84. {0x5D, {AURORA, AURORA,
  85. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  86. CPRI4, CPRI3, CPRI2, CPRI1} },
  87. {}
  88. };
  89. static struct serdes_config serdes2_cfg_tbl[] = {
  90. /* SerDes 2 */
  91. {0x17, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  92. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  93. AURORA, AURORA, SRIO1, SRIO1} },
  94. {0x18, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  95. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  96. AURORA, AURORA, SRIO1, SRIO1}},
  97. {0x1D, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  98. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  99. AURORA, AURORA, SRIO1, SRIO1}},
  100. {0x2A, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  101. SRIO2, SRIO2,
  102. AURORA, AURORA, SRIO1, SRIO1} },
  103. {0x2B, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  104. SRIO2, SRIO2,
  105. AURORA, AURORA, SRIO1, SRIO1}},
  106. {0x30, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  107. SRIO2, SRIO2,
  108. AURORA, AURORA,
  109. SRIO1, SRIO1}},
  110. {0x48, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  111. SGMII_FM1_DTSEC3, AURORA,
  112. SRIO1, SRIO1, SRIO1, SRIO1} },
  113. {0x49, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  114. SGMII_FM1_DTSEC3, AURORA,
  115. SRIO1, SRIO1, SRIO1, SRIO1}},
  116. {0x4A, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  117. SGMII_FM1_DTSEC3, AURORA,
  118. SRIO1, SRIO1, SRIO1, SRIO1}},
  119. {0x4C, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  120. SGMII_FM1_DTSEC3, AURORA,
  121. SRIO1, SRIO1, SRIO1, SRIO1}},
  122. {0x4E, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  123. SGMII_FM1_DTSEC3, AURORA,
  124. SRIO1, SRIO1, SRIO1, SRIO1}},
  125. {0x79, {SRIO2, SRIO2, SRIO2, SRIO2,
  126. SRIO1, SRIO1, SRIO1, SRIO1} },
  127. {0x7A, {SRIO2, SRIO2, SRIO2, SRIO2,
  128. SRIO1, SRIO1, SRIO1, SRIO1}},
  129. {0x83, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  130. SRIO2, SRIO2, AURORA, AURORA,
  131. XFI_FM1_MAC9, XFI_FM1_MAC10} },
  132. {0x84, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  133. SRIO2, SRIO2, AURORA, AURORA,
  134. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  135. {0x85, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  136. SRIO2, SRIO2, AURORA, AURORA,
  137. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  138. {0x86, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  139. SRIO2, SRIO2,
  140. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  141. XFI_FM1_MAC9, XFI_FM1_MAC10} },
  142. {0x87, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  143. SRIO2, SRIO2,
  144. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  145. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  146. {0x8C, {SRIO2, SRIO2, SRIO2, SRIO2,
  147. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  148. XFI_FM1_MAC9, XFI_FM1_MAC10} },
  149. {0x8D, {SRIO2, SRIO2, SRIO2, SRIO2,
  150. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  151. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  152. {0x93, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  153. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  154. XAUI_FM1_MAC10, XAUI_FM1_MAC10,
  155. XAUI_FM1_MAC10, XAUI_FM1_MAC10}},
  156. {0x9E, {PCIE1, PCIE1, PCIE1, PCIE1,
  157. XAUI_FM1_MAC10, XAUI_FM1_MAC10,
  158. XAUI_FM1_MAC10, XAUI_FM1_MAC10}},
  159. {0x9A, {PCIE1, PCIE1,
  160. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  161. XAUI_FM1_MAC10, XAUI_FM1_MAC10,
  162. XAUI_FM1_MAC10, XAUI_FM1_MAC10}},
  163. {0xB1, {PCIE1, PCIE1, PCIE1, PCIE1,
  164. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  165. XFI_FM1_MAC9, XFI_FM1_MAC10} },
  166. {0xB2, {PCIE1, PCIE1, PCIE1, PCIE1,
  167. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  168. XFI_FM1_MAC9, XFI_FM1_MAC10}},
  169. {0xC3, {XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  170. XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  171. SRIO1, SRIO1, SRIO1, SRIO1}},
  172. {0x98, {XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  173. XAUI_FM1_MAC9, XAUI_FM1_MAC9,
  174. XAUI_FM1_MAC10, XAUI_FM1_MAC10,
  175. XAUI_FM1_MAC10, XAUI_FM1_MAC10}},
  176. {}
  177. };
  178. #endif
  179. #ifdef CONFIG_ARCH_B4420
  180. static struct serdes_config serdes1_cfg_tbl[] = {
  181. {0x0D, {NONE, NONE, CPRI6, CPRI5,
  182. CPRI4, CPRI3, NONE, NONE} },
  183. {0x0E, {NONE, NONE, CPRI8, CPRI5,
  184. CPRI4, CPRI3, NONE, NONE} },
  185. {0x0F, {NONE, NONE, CPRI6, CPRI5,
  186. CPRI4, CPRI3, NONE, NONE} },
  187. {0x17, {NONE, NONE,
  188. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  189. NONE, NONE, NONE, NONE} },
  190. {0x18, {NONE, NONE,
  191. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  192. NONE, NONE, NONE, NONE} },
  193. {0x1B, {NONE, NONE,
  194. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  195. NONE, NONE, NONE, NONE} },
  196. {0x1D, {NONE, NONE, AURORA, AURORA,
  197. NONE, NONE, NONE, NONE} },
  198. {0x1E, {NONE, NONE, AURORA, AURORA,
  199. NONE, NONE, NONE, NONE} },
  200. {0x21, {NONE, NONE, AURORA, AURORA,
  201. NONE, NONE, NONE, NONE} },
  202. {0x3E, {NONE, NONE, CPRI6, CPRI5,
  203. CPRI4, CPRI3, NONE, NONE} },
  204. {}
  205. };
  206. static struct serdes_config serdes2_cfg_tbl[] = {
  207. {0x48, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  208. SGMII_FM1_DTSEC3, AURORA,
  209. NONE, NONE, NONE, NONE} },
  210. {0x49, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  211. SGMII_FM1_DTSEC3, AURORA,
  212. NONE, NONE, NONE, NONE} },
  213. {0x4A, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  214. SGMII_FM1_DTSEC3, AURORA,
  215. NONE, NONE, NONE, NONE} },
  216. {0x6E, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  217. AURORA, AURORA, NONE, NONE, NONE, NONE} },
  218. {0x6F, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  219. AURORA, AURORA, NONE, NONE, NONE, NONE} },
  220. {0x70, {SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2,
  221. AURORA, AURORA, NONE, NONE, NONE, NONE} },
  222. {0x99, {PCIE1, PCIE1,
  223. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  224. NONE, NONE, NONE, NONE} },
  225. {0x9A, {PCIE1, PCIE1,
  226. SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4,
  227. NONE, NONE, NONE, NONE} },
  228. {0x9D, {PCIE1, PCIE1, PCIE1, PCIE1,
  229. NONE, NONE, NONE, NONE} },
  230. {0x9E, {PCIE1, PCIE1, PCIE1, PCIE1,
  231. NONE, NONE, NONE, NONE} },
  232. {}
  233. };
  234. #endif
  235. static struct serdes_config *serdes_cfg_tbl[] = {
  236. serdes1_cfg_tbl,
  237. serdes2_cfg_tbl,
  238. };
  239. enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane)
  240. {
  241. struct serdes_config *ptr;
  242. if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
  243. return 0;
  244. ptr = serdes_cfg_tbl[serdes];
  245. while (ptr->protocol) {
  246. if (ptr->protocol == cfg)
  247. return ptr->lanes[lane];
  248. ptr++;
  249. }
  250. return 0;
  251. }
  252. int is_serdes_prtcl_valid(int serdes, u32 prtcl)
  253. {
  254. int i;
  255. struct serdes_config *ptr;
  256. if (serdes >= ARRAY_SIZE(serdes_cfg_tbl))
  257. return 0;
  258. ptr = serdes_cfg_tbl[serdes];
  259. while (ptr->protocol) {
  260. if (ptr->protocol == prtcl)
  261. break;
  262. ptr++;
  263. }
  264. if (!ptr->protocol)
  265. return 0;
  266. for (i = 0; i < SRDS_MAX_LANES; i++) {
  267. if (ptr->lanes[i] != NONE)
  268. return 1;
  269. }
  270. return 0;
  271. }