spl_minimal.c 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /*
  2. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <mpc83xx.h>
  8. DECLARE_GLOBAL_DATA_PTR;
  9. /*
  10. * Breathe some life into the CPU...
  11. *
  12. * Set up the memory map,
  13. * initialize a bunch of registers,
  14. * initialize the UPM's
  15. */
  16. void cpu_init_f (volatile immap_t * im)
  17. {
  18. /* Pointer is writable since we allocated a register for it */
  19. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  20. /* global data region was cleared in start.S */
  21. /* system performance tweaking */
  22. #ifdef CONFIG_SYS_ACR_PIPE_DEP
  23. /* Arbiter pipeline depth */
  24. im->arbiter.acr = (im->arbiter.acr & ~ACR_PIPE_DEP) |
  25. (CONFIG_SYS_ACR_PIPE_DEP << ACR_PIPE_DEP_SHIFT);
  26. #endif
  27. #ifdef CONFIG_SYS_ACR_RPTCNT
  28. /* Arbiter repeat count */
  29. im->arbiter.acr = (im->arbiter.acr & ~(ACR_RPTCNT)) |
  30. (CONFIG_SYS_ACR_RPTCNT << ACR_RPTCNT_SHIFT);
  31. #endif
  32. #ifdef CONFIG_SYS_SPCR_OPT
  33. /* Optimize transactions between CSB and other devices */
  34. im->sysconf.spcr = (im->sysconf.spcr & ~SPCR_OPT) |
  35. (CONFIG_SYS_SPCR_OPT << SPCR_OPT_SHIFT);
  36. #endif
  37. /* Enable Time Base & Decrementer (so we will have udelay()) */
  38. im->sysconf.spcr |= SPCR_TBEN;
  39. /* DDR control driver register */
  40. #ifdef CONFIG_SYS_DDRCDR
  41. im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR;
  42. #endif
  43. /* Output buffer impedance register */
  44. #ifdef CONFIG_SYS_OBIR
  45. im->sysconf.obir = CONFIG_SYS_OBIR;
  46. #endif
  47. /*
  48. * Memory Controller:
  49. */
  50. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  51. * addresses - these have to be modified later when FLASH size
  52. * has been determined
  53. */
  54. #if defined(CONFIG_SYS_NAND_BR_PRELIM) \
  55. && defined(CONFIG_SYS_NAND_OR_PRELIM) \
  56. && defined(CONFIG_SYS_NAND_LBLAWBAR_PRELIM) \
  57. && defined(CONFIG_SYS_NAND_LBLAWAR_PRELIM)
  58. set_lbc_br(0, CONFIG_SYS_NAND_BR_PRELIM);
  59. set_lbc_or(0, CONFIG_SYS_NAND_OR_PRELIM);
  60. im->sysconf.lblaw[0].bar = CONFIG_SYS_NAND_LBLAWBAR_PRELIM;
  61. im->sysconf.lblaw[0].ar = CONFIG_SYS_NAND_LBLAWAR_PRELIM;
  62. #else
  63. #error CONFIG_SYS_NAND_BR_PRELIM, CONFIG_SYS_NAND_OR_PRELIM, CONFIG_SYS_NAND_LBLAWBAR_PRELIM & CONFIG_SYS_NAND_LBLAWAR_PRELIM must be defined
  64. #endif
  65. }
  66. /*
  67. * Get timebase clock frequency (like cpu_clk in Hz)
  68. */
  69. unsigned long get_tbclk(void)
  70. {
  71. return (gd->bus_clk + 3L) / 4L;
  72. }
  73. void puts(const char *str)
  74. {
  75. while (*str)
  76. putc(*str++);
  77. }