board.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * (C) Copyright 2013 SAMSUNG Electronics
  3. * Rajeshwari Shinde <rajeshwari.s@samsung.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <cros_ec.h>
  9. #include <errno.h>
  10. #include <fdtdec.h>
  11. #include <spi.h>
  12. #include <tmu.h>
  13. #include <netdev.h>
  14. #include <asm/io.h>
  15. #include <asm/gpio.h>
  16. #include <asm/arch/board.h>
  17. #include <asm/arch/cpu.h>
  18. #include <asm/arch/dwmmc.h>
  19. #include <asm/arch/mmc.h>
  20. #include <asm/arch/pinmux.h>
  21. #include <asm/arch/power.h>
  22. #include <asm/arch/system.h>
  23. #include <asm/arch/sromc.h>
  24. #include <lcd.h>
  25. #include <i2c.h>
  26. #include <usb.h>
  27. #include <dwc3-uboot.h>
  28. #include <samsung/misc.h>
  29. #include <dm/pinctrl.h>
  30. #include <dm.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. __weak int exynos_early_init_f(void)
  33. {
  34. return 0;
  35. }
  36. __weak int exynos_power_init(void)
  37. {
  38. return 0;
  39. }
  40. #if defined CONFIG_EXYNOS_TMU
  41. /* Boot Time Thermal Analysis for SoC temperature threshold breach */
  42. static void boot_temp_check(void)
  43. {
  44. int temp;
  45. switch (tmu_monitor(&temp)) {
  46. case TMU_STATUS_NORMAL:
  47. break;
  48. case TMU_STATUS_TRIPPED:
  49. /*
  50. * Status TRIPPED ans WARNING means corresponding threshold
  51. * breach
  52. */
  53. puts("EXYNOS_TMU: TRIPPING! Device power going down ...\n");
  54. set_ps_hold_ctrl();
  55. hang();
  56. break;
  57. case TMU_STATUS_WARNING:
  58. puts("EXYNOS_TMU: WARNING! Temperature very high\n");
  59. break;
  60. case TMU_STATUS_INIT:
  61. /*
  62. * TMU_STATUS_INIT means something is wrong with temperature
  63. * sensing and TMU status was changed back from NORMAL to INIT.
  64. */
  65. puts("EXYNOS_TMU: WARNING! Temperature sensing not done\n");
  66. break;
  67. default:
  68. debug("EXYNOS_TMU: Unknown TMU state\n");
  69. }
  70. }
  71. #endif
  72. int board_init(void)
  73. {
  74. gd->bd->bi_boot_params = (PHYS_SDRAM_1 + 0x100UL);
  75. #if defined CONFIG_EXYNOS_TMU
  76. if (tmu_init(gd->fdt_blob) != TMU_STATUS_NORMAL) {
  77. debug("%s: Failed to init TMU\n", __func__);
  78. return -1;
  79. }
  80. boot_temp_check();
  81. #endif
  82. #ifdef CONFIG_TZSW_RESERVED_DRAM_SIZE
  83. /* The last few MB of memory can be reserved for secure firmware */
  84. ulong size = CONFIG_TZSW_RESERVED_DRAM_SIZE;
  85. gd->ram_size -= size;
  86. gd->bd->bi_dram[CONFIG_NR_DRAM_BANKS - 1].size -= size;
  87. #endif
  88. return exynos_init();
  89. }
  90. int dram_init(void)
  91. {
  92. unsigned int i;
  93. unsigned long addr;
  94. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  95. addr = CONFIG_SYS_SDRAM_BASE + (i * SDRAM_BANK_SIZE);
  96. gd->ram_size += get_ram_size((long *)addr, SDRAM_BANK_SIZE);
  97. }
  98. return 0;
  99. }
  100. int dram_init_banksize(void)
  101. {
  102. unsigned int i;
  103. unsigned long addr, size;
  104. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  105. addr = CONFIG_SYS_SDRAM_BASE + (i * SDRAM_BANK_SIZE);
  106. size = get_ram_size((long *)addr, SDRAM_BANK_SIZE);
  107. gd->bd->bi_dram[i].start = addr;
  108. gd->bd->bi_dram[i].size = size;
  109. }
  110. return 0;
  111. }
  112. static int board_uart_init(void)
  113. {
  114. #ifndef CONFIG_PINCTRL_EXYNOS
  115. int err, uart_id, ret = 0;
  116. for (uart_id = PERIPH_ID_UART0; uart_id <= PERIPH_ID_UART3; uart_id++) {
  117. err = exynos_pinmux_config(uart_id, PINMUX_FLAG_NONE);
  118. if (err) {
  119. debug("UART%d not configured\n",
  120. (uart_id - PERIPH_ID_UART0));
  121. ret |= err;
  122. }
  123. }
  124. return ret;
  125. #else
  126. return 0;
  127. #endif
  128. }
  129. #ifdef CONFIG_BOARD_EARLY_INIT_F
  130. int board_early_init_f(void)
  131. {
  132. int err;
  133. #ifdef CONFIG_BOARD_TYPES
  134. set_board_type();
  135. #endif
  136. err = board_uart_init();
  137. if (err) {
  138. debug("UART init failed\n");
  139. return err;
  140. }
  141. #ifdef CONFIG_SYS_I2C_INIT_BOARD
  142. board_i2c_init(gd->fdt_blob);
  143. #endif
  144. return exynos_early_init_f();
  145. }
  146. #endif
  147. #if defined(CONFIG_POWER) || defined(CONFIG_DM_PMIC)
  148. int power_init_board(void)
  149. {
  150. set_ps_hold_ctrl();
  151. return exynos_power_init();
  152. }
  153. #endif
  154. #ifdef CONFIG_SMC911X
  155. static int decode_sromc(const void *blob, struct fdt_sromc *config)
  156. {
  157. int err;
  158. int node;
  159. node = fdtdec_next_compatible(blob, 0, COMPAT_SAMSUNG_EXYNOS5_SROMC);
  160. if (node < 0) {
  161. debug("Could not find SROMC node\n");
  162. return node;
  163. }
  164. config->bank = fdtdec_get_int(blob, node, "bank", 0);
  165. config->width = fdtdec_get_int(blob, node, "width", 2);
  166. err = fdtdec_get_int_array(blob, node, "srom-timing", config->timing,
  167. FDT_SROM_TIMING_COUNT);
  168. if (err < 0) {
  169. debug("Could not decode SROMC configuration Error: %s\n",
  170. fdt_strerror(err));
  171. return -FDT_ERR_NOTFOUND;
  172. }
  173. return 0;
  174. }
  175. #endif
  176. int board_eth_init(bd_t *bis)
  177. {
  178. #ifdef CONFIG_SMC911X
  179. u32 smc_bw_conf, smc_bc_conf;
  180. struct fdt_sromc config;
  181. fdt_addr_t base_addr;
  182. int node;
  183. node = decode_sromc(gd->fdt_blob, &config);
  184. if (node < 0) {
  185. debug("%s: Could not find sromc configuration\n", __func__);
  186. return 0;
  187. }
  188. node = fdtdec_next_compatible(gd->fdt_blob, node, COMPAT_SMSC_LAN9215);
  189. if (node < 0) {
  190. debug("%s: Could not find lan9215 configuration\n", __func__);
  191. return 0;
  192. }
  193. /* We now have a node, so any problems from now on are errors */
  194. base_addr = fdtdec_get_addr(gd->fdt_blob, node, "reg");
  195. if (base_addr == FDT_ADDR_T_NONE) {
  196. debug("%s: Could not find lan9215 address\n", __func__);
  197. return -1;
  198. }
  199. /* Ethernet needs data bus width of 16 bits */
  200. if (config.width != 2) {
  201. debug("%s: Unsupported bus width %d\n", __func__,
  202. config.width);
  203. return -1;
  204. }
  205. smc_bw_conf = SROMC_DATA16_WIDTH(config.bank)
  206. | SROMC_BYTE_ENABLE(config.bank);
  207. smc_bc_conf = SROMC_BC_TACS(config.timing[FDT_SROM_TACS]) |
  208. SROMC_BC_TCOS(config.timing[FDT_SROM_TCOS]) |
  209. SROMC_BC_TACC(config.timing[FDT_SROM_TACC]) |
  210. SROMC_BC_TCOH(config.timing[FDT_SROM_TCOH]) |
  211. SROMC_BC_TAH(config.timing[FDT_SROM_TAH]) |
  212. SROMC_BC_TACP(config.timing[FDT_SROM_TACP]) |
  213. SROMC_BC_PMC(config.timing[FDT_SROM_PMC]);
  214. /* Select and configure the SROMC bank */
  215. exynos_pinmux_config(PERIPH_ID_SROMC, config.bank);
  216. s5p_config_sromc(config.bank, smc_bw_conf, smc_bc_conf);
  217. return smc911x_initialize(0, base_addr);
  218. #endif
  219. return 0;
  220. }
  221. #ifdef CONFIG_MMC
  222. static int init_mmc(void)
  223. {
  224. #ifdef CONFIG_MMC_SDHCI
  225. return exynos_mmc_init(gd->fdt_blob);
  226. #else
  227. return 0;
  228. #endif
  229. }
  230. static int init_dwmmc(void)
  231. {
  232. #ifdef CONFIG_MMC_DW
  233. return exynos_dwmmc_init(gd->fdt_blob);
  234. #else
  235. return 0;
  236. #endif
  237. }
  238. int board_mmc_init(bd_t *bis)
  239. {
  240. int ret;
  241. if (get_boot_mode() == BOOT_MODE_SD) {
  242. ret = init_mmc();
  243. ret |= init_dwmmc();
  244. } else {
  245. ret = init_dwmmc();
  246. ret |= init_mmc();
  247. }
  248. if (ret)
  249. debug("mmc init failed\n");
  250. return ret;
  251. }
  252. #endif
  253. #ifdef CONFIG_DISPLAY_BOARDINFO
  254. int checkboard(void)
  255. {
  256. const char *board_info;
  257. board_info = fdt_getprop(gd->fdt_blob, 0, "model", NULL);
  258. printf("Board: %s\n", board_info ? board_info : "unknown");
  259. #ifdef CONFIG_BOARD_TYPES
  260. board_info = get_board_type();
  261. if (board_info)
  262. printf("Type: %s\n", board_info);
  263. #endif
  264. return 0;
  265. }
  266. #endif
  267. #ifdef CONFIG_BOARD_LATE_INIT
  268. int board_late_init(void)
  269. {
  270. stdio_print_current_devices();
  271. if (cros_ec_get_error()) {
  272. /* Force console on */
  273. gd->flags &= ~GD_FLG_SILENT;
  274. printf("cros-ec communications failure %d\n",
  275. cros_ec_get_error());
  276. puts("\nPlease reset with Power+Refresh\n\n");
  277. panic("Cannot init cros-ec device");
  278. return -1;
  279. }
  280. return 0;
  281. }
  282. #endif
  283. #ifdef CONFIG_MISC_INIT_R
  284. int misc_init_r(void)
  285. {
  286. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  287. set_board_info();
  288. #endif
  289. #ifdef CONFIG_LCD_MENU
  290. keys_init();
  291. check_boot_mode();
  292. #endif
  293. #ifdef CONFIG_CMD_BMP
  294. if (panel_info.logo_on)
  295. draw_logo();
  296. #endif
  297. return 0;
  298. }
  299. #endif
  300. void reset_misc(void)
  301. {
  302. struct gpio_desc gpio = {};
  303. int node;
  304. node = fdt_node_offset_by_compatible(gd->fdt_blob, 0,
  305. "samsung,emmc-reset");
  306. if (node < 0)
  307. return;
  308. gpio_request_by_name_nodev(gd->fdt_blob, node, "reset-gpio", 0, &gpio,
  309. GPIOD_IS_OUT);
  310. if (dm_gpio_is_valid(&gpio)) {
  311. /*
  312. * Reset eMMC
  313. *
  314. * FIXME: Need to optimize delay time. Minimum 1usec pulse is
  315. * required by 'JEDEC Standard No.84-A441' (eMMC)
  316. * document but real delay time is expected to greater
  317. * than 1usec.
  318. */
  319. dm_gpio_set_value(&gpio, 0);
  320. mdelay(10);
  321. dm_gpio_set_value(&gpio, 1);
  322. }
  323. }
  324. int board_usb_cleanup(int index, enum usb_init_type init)
  325. {
  326. #ifdef CONFIG_USB_DWC3
  327. dwc3_uboot_exit(index);
  328. #endif
  329. return 0;
  330. }